

© 2013 IEEE

Proceedings of the 28th Applied Power Electronics Conference and Exposition (APEC 2013), Long Beach, California, USA, March 17-21, 2013

# n-p Pareto Optimization of Bidirectional Half-Cycle Discontinuous-Conduction-Mode Series-Resonant DC/DC Converter with Fixed Voltage Transfer Ratio

J. Huber, G. Ortiz, F. Krismer, N. Widmer, J. W. Kolar

This material is published in order to provide access to research results of the Power Electronic Systems Laboratory / D-ITET / ETH Zurich. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the copyright holder. By choosing to view this document, you agree to all provisions of the copyright laws protecting it.



# η-ρ Pareto Optimization of Bidirectional Half-Cycle Discontinuous-Conduction-Mode Series-Resonant DC/DC Converter with Fixed Voltage Transfer Ratio

Jonas Huber, Gabriel Ortiz, Florian Krismer, Nicolas Widmer, Johann W. Kolar

Power Electronic Systems Laboratory ETH Zurich Physikstrase 3, 8092 Zurich, Switzerland Email: huber@lem.ee.ethz.ch

Abstract-In solid-state-transformer technology, the isolation and power transfer between low voltage and medium voltage side is performed by a high power DC/DC converter. This DC/DC converter provides a defined ratio between input and output voltages, whereby, in order to reduce switching losses, zerocurrent-switching modulation schemes are often mandatory. The series-resonant-converter operated in half-cycle discontinuousconduction-mode possesses all the aforementioned features, thus making it highly attractive for solid-state-transformer applications. For this reason, a comprehensive analytical model of the converter's static and dynamic behavior is provided in this paper. In addition, a method to model the switching losses under ZCS conditions, which is based on the behavior of the stored charge in the semiconductors, is presented. This enables an efficiency/power density  $(\eta - \rho)$  Pareto optimization of the aforementioned converter system.

#### I. INTRODUCTION

Solid-state transformers (SST) are envisioned as one of the key enabling technologies for future highly compact traction power conversion systems [1]–[3], renewable energy generation [4], [5], and smart grid implementations [6], [7]. SSTs are utilizing a high-power DC/DC converter to provide the required isolation and to link the medium voltage (MV) system to the low voltage (LV) side DC/AC converter [6]. Moreover, this DC/DC converter can be utilized to regulate the output voltage. In SST applications however, voltage regulation is not mandatory, whereby the DC/DC converter can be used to provide a fixed ratio between the MV and LV DC levels relying on the MV AC/DC and/or LV DC/AC converters to perform output voltage regulation. Because semiconductor devices with high voltage blocking capability are required on the MV side, IGBTs are often considered. In order to operate these semiconductors in the medium frequency (MF) range, zero-current-switching (ZCS) modulation schemes are highly desirable and very often mandatory in order to reduce the switching losses.

The half-cycle discontinuous-conduction-mode (DCM) series-resonant-converter (HC-DCM-SRC) comprises all the aforementioned desired features of DC/DC converters within SSTs: 1) isolation, 2) fixed LV to MV DC voltage transfer ratio and 3) ZCS of all semiconductor devices. This type of resonant converter has been analyzed in [8]–[10] for full-cycle DCM, i. e. with a full resonant-cycle flowing during one half of a switching cycle, and in [11], [12] for half-cycle DCM

operation, whereby an analytical description of the static and dynamic behavior in this operating mode has been presented in [13], [14] already in the early 90ies. Therefore, the HC-DCM-SRC is a well-known concept that now is regaining attention for high-power applications such as discussed here, but also for low-power applications, which benefit from isolation and fixed voltage transfer ratio in open-loop operation, as for example described in [15].

The main aforementioned publications are comprehensively summarized in this paper in order to provide models that accurately describe the operating principles of the HC-DCM-SRC. With these models, all currents and voltages in the converter can be analytically described, which, together with efforts focused on the ZCS behavior of power semiconductors [2], [3], [16] and specifically the analysis presented in [17] for ZCS-loss mechanisms in IGBTs, allows the HC-DCM-SRC to be thoroughly modeled, providing a base to perform a power density/efficiency ( $\eta$ - $\rho$ ) Pareto optimization [18] of this converter.

#### II. OPERATING PRINCIPLE

In this section, the fundamental operating principle of the HC-DCM-SRC is described, illustrating its terminal behavior as a "DC transformer" and the influence of the converter losses on the input/output voltage transfer ratio.

Ideally, the HC-DCM-SRC (Fig. 1(a)) is operated such that the switching event occurs at the zero-crossing of the resonant tank current in order to achieve low switching losses. Thus, the sign of the resonant current,  $i_r$ , determines the states of the switches:

$$i_{\rm r} > 0$$
: S<sub>1</sub> and S<sub>4</sub> are turned on,  
 $i_{\rm r} < 0$ : S<sub>2</sub> and S<sub>3</sub> are turned on, (1)

where the presented analysis confines to power transfer from MV side to LV side; operation for the opposite power flow direction yields similar results. As a consequence, a self-sustained oscillation close to the resonance frequency,  $f_0 = (2\pi\sqrt{L_rC_r})^{-1}$ , of the resonant tank is achieved (Fig. 1(b)), since a practical converter design features a comparably low ohmic voltage drop.

The resulting steady state output voltage,  $V_{\rm LV}$ , is close to  $V_{\rm MV}/n$ , however, a small difference  $V_{\rm MV}/n - V_{\rm LV}$  remains



Fig. 1. (a) HC-DCM-SRC topology; (b) simulated current and voltage waveforms for  $L_{\rm r} = 16\,\mu$ H,  $C_{\rm r} = 25\,\mu$ F,  $R_{\rm r} = 130\,\mathrm{m}\Omega$ ,  $V_{\rm MV} = 800\,$ V and  $P_{\rm out} = 50\,$ kW; (c) simplified and primary side referred converter model [13].

due to converter losses. In the following, an analytical model introduced in [13] will be used to determine the influence of the load power and the losses on this voltage difference, on which the model is based. It employs the simplified converter circuit depicted in Fig. 1(c), which neglects all parasitic components of the transformer and refers all currents and voltages to the primary side. There,  $R_r$  summarizes the resistive components of the circuit and  $\Delta v(t)$  is the effective voltage applied to  $L_r$ ,  $C_r$  and  $R_r$ ;

$$\Delta v(t) = [V_{\rm MV} - 2V_{\rm f,IGBT} - n(V_{\rm LV} + 2V_{\rm f,diode})] \quad (2)$$
  
 
$$\cdot \operatorname{sign}(i_{\rm r}(t)) = \Delta V \cdot \operatorname{sign}(i_{\rm r}(t))$$

and

$$R_{\rm r} = R_{\rm L+C+tr} + 2(R_{\rm d,IGBT} + n^2 R_{\rm d,diode}), \qquad (3)$$

where  $R_{L+C+tr}$  is the sum of the series resistances of  $L_r$ ,  $C_r$  and the transformer;  $V_{f,IGBT}$  and  $V_{f,diode}$  are the (approximately) constant forward voltage drops of IGBTs and diodes; and  $R_{d,IGBT}$  and  $R_{d,diode}$  are the IGBTs' and diodes' differential resistances.<sup>1</sup>

The steady state operating point is calculated by means of fundamental frequency analysis [13], which features an accurate description of the processes in the resonant tank due to the reasons given below:

- 1) The amplitude of each odd *n*-th harmonic component of the rectangular voltage  $\Delta v(t)$ ,  $\Delta V_{(n),pk}$ , is given with  $\Delta V_{(n),pk} = \Delta V_{(1),pk}/n$ . Thus, the impact of  $\Delta V_{(n),pk}$ on the waveform of  $i_r$  decreases with increasing *n*.
- 2) The frequency of the fundamental component of  $\Delta v(t)$  is very close to  $f_0$ . The resonant tank represents a low pass filter for  $f > f_0$  and effectively reduces harmonic current components with n > 1 (cf. Fig. 2).

Laplace transform is used to analyze the initial excitation

<sup>1</sup>Assuming identical diodes  $D_1 \dots D_8$  and identical IGBTs  $S_1 \dots S_8$ .



Fig. 2. (a) Admittance of the resonant tank  $(L_r = 16 \,\mu\text{H}, C_r = 25 \,\mu\text{F}, R_r = 130 \,\text{m}\Omega)$ ; (b) calculated spectrum of  $i_r$ :  $I_{r,(1),\text{pk}}$  is 34 dB higher than  $I_{r,(3),\text{pk}}$ . The spectrum of Fig. 2(b) corresponds to the current depicted in Fig. 1(b), which is almost sinusoidal.



Fig. 3. (a) Response of the resonant tank of Fig. 1 to a sinusoidal excitation; (b) corresponding phase diagram.

of the resonant tank with

$$\Delta v_{(1)}(t) = \frac{4}{\pi} \Delta V \sin(\omega_0 t) \text{ where } \omega_0 = \frac{1}{\sqrt{L_{\rm r} C_{\rm r}}}.$$
 (4)

This yields the response shown in Fig. 3, which illustrates how steady state operation is reached after a few oscillations. The steady state operating point is calculated with conventional circuit theory,

$$\Delta \underline{V}_{(1),pk} = \frac{4}{\pi} \Delta V \mathbf{e}^{j\omega_0 t}, \quad \underline{I}_{\mathbf{r},(1),pk} = \frac{\Delta \underline{V}_{(1),pk}}{R_{\mathbf{r}}},$$
$$\underline{V}_{\mathbf{C},(1),pk} = -j Z_0 \underline{I}_{\mathbf{r},(1),pk} \text{ with } Z_0 = \sqrt{\frac{L_{\mathbf{r}}}{C_{\mathbf{r}}}}, \tag{5}$$

and the resulting amplitudes of the capacitor voltage,  $v_{\rm C}$ , and the inductor current,  $i_{\rm r}$ , are:

$$V_{\rm C,(1),pk} = \frac{4\Delta V}{\pi} \frac{Z_0}{R_{\rm r}}, \quad I_{\rm r,(1),pk} = \frac{4\Delta V}{\pi} \frac{1}{R_{\rm r}}.$$
 (6)

The capacitor connected to the output side rectifier impresses a constant voltage,  $V_{\rm LV}$ , and thus the output power is proportional to the square of the average resonant tank current. Accordingly, (6) enables the calculation of  $\Delta V$  as a function of the transferred power,

$$P_{\text{out}} = \left(\frac{2}{\pi}I_{\text{r},(1),\text{pk}}\right)^2 n^2 R_{\text{load}} = \left(\frac{8}{\pi^2}\frac{\Delta V}{R_{\text{r}}}\right)^2 n^2 R_{\text{load}}$$
$$\Rightarrow \Delta V(P_{\text{out}}) = R_{\text{r}}\frac{\pi^2}{8}\sqrt{\frac{P_{\text{out}}}{n^2 R_{\text{load}}}} = R_{\text{r}}\frac{\pi^2}{8}\frac{P_{\text{out}}}{nV_{\text{LV}}},$$
(7)

where  $R_{\text{load}} = V_{\text{LV}}^2 / P_{\text{out}}$  has been used for the last step. From that,  $V_{\text{LV}}$  can be obtained as

$$V_{\rm LV} = \left[V_{\rm MV} - \Delta V(P_{\rm out}) - 2V_{\rm f,IGBT}\right]/n - 2V_{\rm f,diode}, \quad (8)$$



Fig. 4. Dependence of the LV side output voltage on the transferred power and the resistor  $R_{\rm r}$ .

and by substituting  $\Delta V(P_{\rm out})$  by (7), the relation between transferred power and resulting deviation from the ideal voltage transfer ratio can be found as

$$V_{\rm LV} = \frac{1}{2}V_0 + \frac{1}{2}\sqrt{V_0^2 - \frac{\pi^2}{2n^2}R_{\rm r}P_{\rm out}},$$
(9)

where 
$$V_0 = \frac{1}{n} V_{\text{MV}} - 2 \left( \frac{1}{n} V_{\text{f,IGBT}} + V_{\text{f,diode}} \right)$$
.

This equation and its visualization in Fig. 4 show clearly that the system losses, here considered only by the semiconductor voltage drops and the resistor  $R_r$  for reasons of clarity, cause a load-dependent variation of the input/output DC voltage ratio. Switching losses and core losses can be regarded as an increase of the effective load power. In order to achieve a tight coupling between input and output DC voltages that is (nearly) independent from the transferred power, it is thus mandatory to minimize the converter losses.

Additionally, the fundamental frequency model enables the derivation of a small signal model (cf. Fig. 5(a)) [13], which employs transformed component values

$$L_{\rm r,eq} = \frac{\pi^2}{4} L_{\rm r}, \ R_{\rm r,eq} = \frac{\pi^2}{8} R_{\rm r}.$$
 (10)

The model can be used to accurately predict the dynamic response of the average output current and output voltage (cf. Fig. 5(b)). This makes it possible to model the DC/DC stage as a very simple "black box" within the complex model of a complete SST system.

So far it has been assumed that the switching frequency,  $f_s$ , equals the resonance frequency. However, in a real system  $f_0 > f_s$  has to be chosen in order to account for the finite switching speed and the interlock delay time requirements. In addition, the resulting zero current interval between the end of the resonant half cycle and the switching transition (cf. Fig. 8(a)) can be used to reduce ZCS switching losses as will be shown later. Assuming piecewise sinusoidal currents, the transferred power for the case  $f_0 > f_s$  and the topology shown in Fig. 7 is given by

$$P = \frac{2}{T_{\rm s}} \int_0^{\frac{T_0}{2}} \frac{V_{\rm MV,dc}}{2} I_{\rm r,pk} \sin(2\pi f_0 t) \, dt = \frac{V_{\rm MV,dc} I_{\rm r,pk} f_{\rm s}}{\pi f_0},$$
(11)

where  $T_s = 1/f_s$  and  $T_0 = 1/f_0$ . Neglecting losses, the peak currents on both sides of the transformer can be calculated as

$$\hat{I}_{\rm r,MV} = \frac{P\pi f_0}{V_{\rm MV,dc} f_{\rm s}} \text{ and } \hat{I}_{\rm r,LV} = \frac{P\pi f_0}{2V_{\rm LV,dc} f_{\rm s}}.$$
 (12)



Fig. 5. (a) Small signal model of the HC-DCM-SRC; (b) simulated response to a load step  $(45 \text{ kW} \rightarrow 55 \text{ kW})$  at  $t_0$ : the peak values of the oscillating current, obtained from a simulation of the circuit shown in Fig. 1, are in good agreement with the envelope (thick line), which is obtained by scaling the average current,  $i_{\text{LV},\text{avg}}$ , of Fig. 5(b) with a factor of  $2/\pi$ . Component values:  $L_{\text{r,eq}} = 39.5 \,\mu\text{H}$ ,  $R_{\text{r,eq}} = 160 \,\text{m}\Omega$ .

The positive semi-cycle of the AC link current on the MV side can therefore be described as

$$i_{\rm r,MV}(t) = \begin{cases} \hat{I}_{\rm r,MV} \sin(2\pi f_0 t) & 0 \le t < T_0/2\\ 0 & T_0/2 \le t \le T_{\rm s}/2 \end{cases}; \quad (13)$$

the negative semi-cycle follows from symmetry considerations.

## III. MV SIDE TOPOLOGIES

For operation in the MV and MF range, IGBTs with 1.7 kV blocking voltage offer a feasible compromise between switching losses and the required number of semiconductors. The choice is further justified by cost considerations in comparison to IGBTs of higher blocking capability. Because the converter to be considered for the  $\eta$ - $\rho$  optimization uses a DC link voltage of 2.2 kV, three-level topologies must be considered for the MV side. In addition to the standard neutral-point-clamped (NPC) topology shown in Fig. 7 and used later in the Pareto optimization, Fig. 6 shows two alternative realization options for the MV side bridge. In both variants, additional capacitors are employed instead of clamping diodes.

Fig. 6(a) is a flying capacitor topology where the capacitor  $C_3$  is charged to half the DC link voltage and thus ensures voltage limitation for the switches [19]. The output current,  $i_r$ , flows through the flying capacitor during the freewheeling state. Since in the HC-DCM-SRC the freewheeling interval is very short and only the magnetizing current is flowing during that time,  $C_3$  can be made small. By proper choice of the freewheeling states, natural balancing of its voltage can be achieved because of the dependence of the magnetizing current on the applied voltage. However, there is still a need to precharge that capacitor.

The third topology [20] is shown in Fig. 6(b). Since the DC link midpoint is connected between  $S_2$  and  $S_3$ , the switch voltage stress is limited to half the DC link voltage. The resonant capacitor,  $C_r$ , carries a DC offset of  $V_{DC}/2$ , which enables again to apply three voltage levels to the transformer. However,  $C_r$  is subject to high DC voltage and simultaneously



Fig. 6. Other realization options for the MV side bridge that allow for using 1.7 kV IGBTs for  $V_{\rm DC} = 2.2$  kV; (a) adds a flying capacitor while (b) uses a DC offset of  $V_{\rm DC}/2$  on the resonant capacitor [20].



Fig. 7. HC-DCM-SRC topology considered for the  $\eta$ - $\rho$  Pareto analysis.

high current stress and/or AC voltage ripple, which is the main drawback of this topology.

Accordingly, all further considerations are for the NPC threelevel topology depicted in Fig. 7.

#### **IV. SYSTEM MODELING**

Performing an  $\eta$ - $\rho$  Pareto optimization [18] for a converter is a suitable way of identifying designs that result in low overall losses and thus in a tight coupling of the DC voltages and on the other hand ensure a reasonably high power density. To do so, it is required to estimate the losses generated in the main components (semiconductors, transformer, resonant capacitors, DC link capacitors) as well as the component volumes for a given design. There exist a variety of models of these component losses, except for the switching losses under the conditions found in the HC-DCM-SRC. Therefore, the modeling of the other components is only briefly discussed, whereas more room is dedicated to the semiconductor switching loss modeling. Fig. 7 shows the converter topology considered for the Pareto optimization and Table I gives an overview on the system specifications.

#### A. Semiconductors

Even though the switching instants are such that ZCS is obtained, significant switching losses are generated because of the dynamic behavior of the charge in the N-base layer of the IGBTs [17], [21]. A suitable model that allows estimation of the semiconductor losses under these conditions is presented in the following.

TABLE I DC/DC CONVERTER SPECIFICATIONS.

| Р                                   | $52.5\mathrm{kW}$     |
|-------------------------------------|-----------------------|
| Power flow direction                | $MV \rightarrow LV$   |
| $V_{\rm MV,dc}$                     | $2.2\mathrm{kV}$      |
| V <sub>LV,dc</sub>                  | $800 \mathrm{V}$      |
| Max. DC voltage ripple              | 0.5%                  |
| Max. junction temp. $T_{i}$         | 125 °C                |
| Ambient temperature $\check{T}_{a}$ | 50 °C                 |
| Switching frequency range           | 5 kHz to 15 kHz       |
| Transformer volume range.           | 1 L to 30 L           |
| Current zero interval duration      | 0 to $0.5T_{\rm S}/2$ |



Fig. 8. (a) Positive current pulse where the current through S<sub>1</sub> equals the current  $i_r$  for  $L_{\sigma} = 7.6 \,\mu\text{H}$  and  $C_r = 43 \,\mu\text{F}$ , resulting in  $f_0 \approx 8.8 \,\text{kHz}$ . The turn-off time is defined by  $\Delta t$  and varied to measure the extracted charge at different points of the current waveform. Definition of the charge extracted from S<sub>1</sub> for (b)  $\Delta t = 24 \,\mu\text{s}$  and (c)  $\Delta t = 48 \,\mu\text{s}$ .

1) Stored Charge Behavior: This phenomenon has been analyzed in [21] and an analytical model for the stored charge, Q(t), has been derived in [17] as

$$\frac{dQ(t)}{dt} = -\frac{Q(t)}{\tau} + k_{\rm s} \cdot i_{\rm s}(t), \qquad (14)$$

where  $\tau$  and  $k_{\rm s}$  are device parameters and  $i_{\rm s}(t)$  is the current through the device. This model enables the calculation of the amount of charge,  $Q_{\rm off}$ , that needs to be evacuated when the device is turned off, therefore providing information about the dissipated energy during the switching transient.

The model parameters  $\tau$  and  $k_s$  are construction parameters of the semiconductors, which are generally not public, and therefore must be determined by curve fitting to experimental data as has been done in [17] for triangular current waveforms. The experiment is repeated here for the sinusoidal current of the HC-DCM-SRC shown in Fig. 8(a) for the positive semi-cycle. The duration,  $\Delta t$ , of the applied voltage pulse is reduced in steps in order to measure the amount of charge extracted from S<sub>1</sub> at different points within the current waveform. Fig. 8(b) and Fig. 8(c) illustrate how this charge is measured during the turn-off switching transition of S<sub>1</sub>.

Fig. 9 shows the measured charge, Q(t), as well as the charge calculated with the the parameters  $k_s$  and  $\tau$  obtained from fitting (14) to the measurement data (cf. Table II for



Fig. 9. Behavior of the stored charge for the FF150R17KE4 IGBT at  $T_{\rm j}=25~^{\circ}{\rm C}$  and  $T_{\rm j}=125~^{\circ}{\rm C}$ .  $Q_{{\rm M},25}(t),~Q_{{\rm M},125}(t)$  are measurements and  $Q_{25}(t),~Q_{125}(t)$  are obtained with (14) and  $k_{\rm s},~\tau$  as given in Table II.

TABLE II EXTRACTED PARAMETERS FOR THE FF150R17KE4 IGBT.

| Temperature $T_{\rm j}$ | au      | $k_{ m s}$ |
|-------------------------|---------|------------|
| 25 °C                   | 4.45 μs | 0.092      |
| 125 °C                  | 6.04 μs | 0.115      |

parameter values). As can be seen, the model enables accurate prediction of the behavior of the stored charge in the IGBT.

2) Switching Loss Reduction: When the switch current reaches zero, the charge carriers in the N-base layer recombine and thus the amount of stored charge in  $S_1$  decays exponentially. During the subsequent transition from positive active state to freewheeling, first  $S_1$  turns off, but since the current is already zero,  $v_{S1}$  stays low until the complementary switch  $S_3$  turns on when the interlock delay time is over. If the turn-on of  $S_3$ , which ultimately forces  $v_{S1}$  to rise, occurs before the recombination process in  $S_1$  is completed, the remaining charge in  $S_1$  has to be evacuated through both of these switches and the resulting current spike generates turn-off losses in  $S_1$  and turn-on losses in  $S_3$ , even though zero current switching is used (cf. Fig. 11(a)). However, there are several possibilities to reduce these switching losses as discussed in the following.

a) Zero Current Interval Duration: During the time when the AC current is zero, the amount of stored charge decays because of recombination. Therefore, by increasing the duration of the zero-current interval,  $Q_{\text{off}}$  can effectively be reduced [3], [16]. However, from (12) it follows that  $I_{r,\text{pk}} \propto f_0/f_s$  for P = const., which clearly shows that a longer zero current interval (corresponding to higher  $f_0$ ), while reducing switching losses, increases the peak current for the same amount of transferred power. This causes higher conduction losses in the semiconductors and also higher losses in passive components due to higher rms current. However, as illustrated by Fig. 10, there is an optimum duration of the zero current interval resulting in lowest overall losses. The results in Fig. 10 consider only semiconductor losses for the sake of clarity, while later in the  $\eta$ - $\rho$  Pareto optimization all affected losses are included.

b) Magnetizing Current: The magnetizing current, which is still flowing after the resonant current has already decayed to zero, helps to extract the charge from  $S_1$  during the interlock delay time between the turn-off of  $S_1$  and the turn-on of  $S_3$ as described in [2], [16]. If the magnetizing current is high enough, ZVS turn-on for  $S_3$  can be achieved. On the other



Fig. 10. Influence of the zero current interval duration on the semiconductor losses for  $f_{\rm s} = 7.5$  kHz and  $T_{\rm j} = 125$  °C. Note that the optimum is shifted to the left and upwards if other losses related to rms current are included.



Fig. 11. The commutation process changes with increasing magnetizing current from (a) pure ZCS via (b) a mixed form to (c) soft-switching. The measurements were taken with a zero current interval of about  $2\mu$ s and an effective interlock time of about  $0.8\,\mu$ s; the gate signals are indicated qualitatively.

hand, the turn-off losses in  $S_1$  increase because the magnetizing current influences the charge profile and is switched off actively. Fig. 11 shows the switching transitions for  $S_1$  and  $S_3$  for three different magnetizing current peak values. These results were obtained by connecting different external inductors in parallel to the MV transformer winding in order to emulate different magnetizing inductances [2]. Fig. 12 shows the measured turn-off losses of  $S_1$  and turn-on losses of  $S_3$  for two different junction temperatures as a function of the peak magnetizing current. It can clearly be seen that there is an optimum regarding the overall switching losses, which occurs for the lowest magnetizing current peak value that is sufficient



Fig. 12. Influence of the magnetizing current peak value,  $I_{M,pk}$ , on the turn-off losses in S<sub>1</sub> and the turn-on losses in the complementary switch S<sub>3</sub>.



Fig. 13. (a) Extended resonant tank where branch 1 is tuned to  $f_0 = 7500$  kHz, branch 2 to  $3f_0$  and branch 3 to  $5f_0$  and (b) resulting current waveform. (c) shows the current shape when a saturable inductor is connected in series to the normal LC resonant tank instead.

to achieve ZVS turn-on for S<sub>3</sub>. The required peak magnetizing current can be estimated from  $I_{M,pk} = Q_{off}/\Delta t_{il}$  under the assumption of constant magnetizing current during the interlock delay time  $\Delta t_{il}$ .  $Q_{off}$  is the remaining charge in S<sub>1</sub> at its turn-off instant.

To increase the accuracy, recombination of the charge according to (14) during  $\Delta t_{il}$  must be considered as well as the influence of a given magnetizing current peak value on the switch current waveform (hence on losses in all components carrying the magnetizing current) and the resulting charge profile in S<sub>1</sub>, which has to be done in an iterative way. In the  $\eta$ - $\rho$  Pareto optimization, the influence of the magnetizing current on conduction and passive component losses is included.

c) Current Pulse Shaping: The stored charge in the IGBT at a given point in time depends on the shape of the current up to that point. By shaping the current with an appropriate extension of the resonant tank, as e.g. described in [22] and [23] for thyristor commutation circuits, the stored charge and/or the switching losses could be influenced, and/or shaping the current to a rectangular block with lower rms value for a given power would allow to reduce rms losses in the system. Such a current shape could be created by connecting several series resonant circuits in parallel as shown in Fig. 13(a). As an example, let one resonant tank be tuned to  $f_0$ , the second to  $3f_0$  and the third to  $5f_0$ . Fig. 13(b) shows the resulting shape of the resonant current. The rms value is reduced to 93% when compared with the rms value of a pure sinusoidal current for the same transferred power. This corresponds to a reduction of all  $I^2$ -losses to 86.5 %.

In order to complete the picture, it has to be pointed out that it is not sufficient anymore to consider only the steady state forward characteristics when estimating conduction losses if the current shows a high di/dt at the beginning of the pulse. Instead, the dynamic behavior of the IGBT (S<sub>1</sub>) forward voltage after turn-on [21] would have to be considered. A corresponding extension to the semiconductor modeling approach presented here is subject to future work by the authors.

Regarding the adverse effect of high di/dt at the beginning of the current pulse, another option of shaping the current consists of connecting a saturable inductor,  $L_s$ , in series to the standard LC resonant tank. This saturable inductor represents a high inductance for low currents, i. e. at the beginning and at the end of the pulse, and almost no inductance as soon as the current crosses the saturation threshold. Fig. 13(c) shows a resulting current waveform, which shows low di/dt at the



Fig. 14. Measurement and estimate of the turn-off losses in S<sub>1</sub> at  $T_j = 125$  °C. The  $\Delta t$  values used for the measurements are the same as in Fig. 9.

beginning and at the end, where the latter is beneficial regarding  $Q_{\rm off}$ , similar to an increase of the zero current interval duration.

3) Semiconductor Loss Modeling: The charge that would have to be removed for the current described by (13) can be calculated with (14). As indicated above, an iterative procedure is then used to determine the required magnetizing current to achieve ZVS turn-on for the complementary switch in order to obtain lowest overall switching losses. From that,  $Q_{\text{off}}$  of the turning-off switch can be determined and the turn-off energy can be estimated according to

$$E_{\rm off} = \frac{1}{2} Q_{\rm off} \frac{V_{\rm MV,dc}}{2}.$$
(15)

This approach is based on the assumption that the turn-off energy corresponds to the energy in a capacitance with charge  $Q_{\rm off}$  at the blocking voltage of the device. Fig. 14 illustrates that the assumption does agree well with measurements for pure ZCS (ca.  $\Delta t \geq 55 \,\mu$ s) as well as for pure soft-switching (ca.  $\Delta t \leq 40 \,\mu$ s). Especially for the mixed form (cf. Fig. 11(b)), future work will be required to unveil a more appropriate method of relating  $Q_{\rm off}$  to the turn-off energy. However, all in all it becomes possible also with the models presented here to calculate semiconductor losses under ZCS conditions, which is a cornerstone of any comprehensive optimization of the HC-DCM-SRC.

These losses occur four times (in all four MV side switches) per switching period and consequently the switching losses are given by

$$P_{\rm off} = 4f_{\rm s}E_{\rm off}.\tag{16}$$

The switching losses of the diodes on the LV side are estimated accordingly. Conduction losses of both bridges are modeled following the procedure described in [24] using datasheet forward characteristics.

#### B. Heat Sinks

The losses generated in the semiconductors need to be removed in order to keep the maximum junction temperature below a certain value (typ. 125 °C). With the semiconductor loss estimates and datasheet values for the thermal resistances from junction to heat sink, the maximum allowable heat sink temperature can be calculated:

$$T_{\rm HS,max} = T_{\rm j,max} - (P_{\rm switch} + P_{\rm cond})R_{\rm th,J-H}$$
(17)

Using the Cooling System Performance Index (CSPI) introduced in [25], it is possible to estimate the size of an air cooled heat sink for given power dissipation, ambient temperature and required maximum heat sink temperature as

$$V_{\rm HS} = \frac{1}{CSPI \cdot R_{\rm th, HS, max}},$$
(18)

where  $R_{\rm th,HS,max} = (T_{\rm HS,max} - T_{\rm a})/P_{\rm loss}$ . A CSPI value of 5 W/KL is used, which corresponds to a standard forced air cooled heat sink [25].

## C. DC Link Capacitors

When constant DC input and output currents,  $I_{\rm MV,dc} = P/V_{\rm MV,dc}$  and  $I_{\rm LV,dc} = P/V_{\rm LV,dc}$ , are assumed, the total current flowing through the DC link capacitors can directly be calculated using the total AC link current from (13), where the magnetizing current has to be added for the active bridge (i.e. the MV bridge in the case at hand). Integration of the current waveform gives the charge ripple and from that the capacitance needed to fulfill the voltage ripple requirement can be calculated. The capacitor volume is estimated assuming a constant volume per capacitance for a given technology and voltage range, which is found to be  $0.41 \, {\rm cm}^3/{\mu}$ F from averaging the values for  $1.3 \, {\rm kV}$  film capacitors from different manufacturers. DC link capacitor losses are calculated from the rms current and the ESR of the capacitors.

#### D. Transformer

The MF transformer is a core component of an isolated DC/DC converter. An existing optimization tool was used to optimize transformers for a given boxed volume. This tool considers different core materials, winding arrangements, etc. It would exceed the scope of this paper to fully describe the transformer optimization procedure, however, it will be matter of further publications.

For the transformer cooling, a heat transfer coefficient of  $\alpha = 15 \text{ W/m}^2\text{K}$  for free convection cooling is assumed [26] and designs that result in losses that could not be removed through the transformer surface for a maximum permissible surface temperature of 100 °C at 50 °C ambient temperature are dismissed.

#### E. Resonant Capacitors

The transformer stray inductance,  $L_{\sigma}$ , is one of the output parameters of the transformer optimization loop. Together with the desired resonance frequency  $f_0$ , and neglecting the influence of the DC link capacitors, this defines the required series capacitance value as

$$C_{\rm r} = \frac{1}{4\pi^2 f_0^2 L_\sigma}.$$
 (19)

Realization of  $C_r$  by capacitors of proper capacitance on both sides of the transformer as shown in Fig. 7 is considered in order to prevent a DC magnetization of the transformer. The losses and the required volume are estimated in the same way as described above for the DC link capacitors.

#### V. $\eta$ - $\rho$ Pareto Optimization

The possibility of modeling the behavior of the stored charge in the IGBT enables estimating switching losses also for the conditions found in the HC-DCM-SRC. This is a requirement



Fig. 15. Visualization of the procedure that calculates the design points used to find the Pareto front shown in Fig. 16.

for performing a comprehensive  $\eta$ - $\rho$  Pareto optimization [18] of the HC-DCM-SRC, which is described in this section.

Using the modeling approach described above, a set of designs can be obtained by sweeping switching frequency, current zero interval duration and admissible transformer volume. The procedure is illustrated by Fig. 15. Each combination of these three parameters results in a specific design. The total losses of a design are given by the sum of individual component losses and the total component volume is given by the sum of the individual component volumes. In [18] it is suggested to account for form factor mismatches between components and inevitable empty spaces within a real converter with a coefficient  $C_{\rm P} = 0.5 \dots 0.7$  that relates the total volume,  $V_{\rm t}$ , to the sum  $V_{\rm c}$  of component volumes as  $V_{\rm t} = V_{\rm c}/C_{\rm P}$ .

From the volume and the power loss, the efficiency  $\eta = 1 - P_{\rm loss}/P$  and the power density  $\rho = PC_{\rm P}/V_{\rm c}$  can be calculated directly and thus each design corresponds to a point in the  $\eta\rho$ -plane as shown in Fig. 16, where colors are used to indicate the designs' switching frequencies. An immediate conclusion from Fig. 16 is that switching frequencies higher than about 10 kHz do not contribute anymore to volume reduction because the required heat sink size as a result of increasing switching losses does outweigh the reduction in size of passive components.

The achievable power density depends on the cooling concept. It would for example be possible to include a local optimization of a forced-air cooled heat sink into the overall optimization loop, which would result in a higher CSPI value and consequently shift the design points to the right, i. e. would increase the power density for a required efficiency. Also, considering a more advanced thermal management for the transformer (corresponding to an increase of  $\alpha$ ) would influence the specific position of the design points in the  $\eta\rho$ -plane.

It is in general also possible to calculate a Pareto front for a more specific design, where for example the arrangement of the components with respect to each other, various other constraints as well as additional variables such as costs could be considered. Furthermore, more detailed models for the individual components could be employed, however, at the cost of increased computation time.



Fig. 16. Resulting designs in the  $\eta\rho$ -plane with  $C_{\rm P} = 0.7$ ; the Pareto front is highlighted and relative loss and volume distribution for the two extreme points of the Pareto front are shown: 1) transformer, 2) LV semiconductors, 3) MV semiconductors, 4) DC links, 5) resonant capacitors.

A Pareto optimization is thus a very suitable tool for investigating the performance limits of a given converter topology, operating mode and components' technology [18] as well as for finding a feasible tradeoff between efficiency, power density and possibly other performance indices when designing a specific system.

#### VI. CONCLUSION

The HC-DCM-SRC ideally behaves as a "DC transformer" with respect to its input and output DC terminals by providing isolation and fixed voltage transfer ratio, which makes it a very interesting converter for high-power as well as low-power applications. In addition, very low switching losses can be achieved because ZCS for all switches is possible.

However, converter losses introduce a slight load dependence of the input/output DC voltage ratio. A small-signal model that represents this steady-state behavior of the HC-DCM-SRC as well as its dynamic behavior has been described. It represents a suitable way to include the DC/DC stage in a larger model of a complete SST system.

A detailed model for the behavior of the stored charge in the semiconductors has been verified for the conditions found in the HC-DCM-SRC. This allows for estimating switching losses and evaluating several methods to reduce these losses. Furthermore, it facilitates a comprehensive efficiency versus power density trade-off analysis resulting in the  $\eta$ - $\rho$  Pareto front of the HC-DCM-SRC.

#### REFERENCES

 D. Dujic, A. Mester, T. Chaudhuri, A. Coccia, F. Canales, and J. K. Steinke, "Laboratory scale prototype of a power electronic transformer for traction applications," in *Proc. 14th European Conf. Power Electronics* and Applications (EPE 2011), Birmingham, UK, 2011, pp. 1–10.

- [2] H. Hoffmann and B. Piepenbreier, "High voltage IGBTs and medium frequency transformer in DC-DC converters for railway applications," in *Proc. 20th Int. Symp. Power Electronics, Electrical Drives, Automation and Motion (SPEEDAM)*, Pisa, Italy, June 2010, pp. 744–749.
- [3] H. Reinold and M. Steiner, "Characterization of semiconductor losses in series resonant DC-DC converters for high power applications using transformers with low leakage inductance," in *Proc. 8th European Conf. Power Electronics and Applications (EPE)*, Lausanne, Switzerland, 1999, pp. 1–10.
  [4] P. Monjean, J. Delanoë, J. Auguste, C. Saudemont, J. Sprooten,
- [4] P. Monjean, J. Delanoë, J. Auguste, C. Saudemont, J. Sprooten, A. Mirzaian, and B. Robyns, "Topologies comparison of multi-cell medium frequency transformer for offshore farms," in *Proc. 9th IET Int. Conf. AC and DC Power Transmission (ACDC)*, 2010, pp. 1–5.
  [5] C. Meyer, "Key Components for Future Offshore DC Grids," PhD
- [5] C. Meyer, "Key Components for Future Offshore DC Grids," PhD Dissertation, Rheinisch-Westfälische Technische Hochschule (RWTH) Aachen, 2007.
- [6] L. Heinemann and G. Mauthe, "The universal power electronics based distribution transformer, an unified approach," in *Proc. 32nd IEEE Annu. Power Electronics Specialists Conf. (PESC)*, vol. 2, Vancouver, Canada, 2001, pp. 504–509.
- [7] J. Wang, A. Huang, W. Sung, Y. Liu, and B. Baliga, "Smart grid technologies," *IEEE Ind. Electron. Mag.*, vol. 3, no. 2, pp. 16–23, June 2009.
- [8] R. King and T. Stuart, "Modeling the full-bridge series-resonant power converter," *IEEE Trans. Aerosp. Electron. Syst.*, vol. AES-18, no. 4, pp. 449–459, July 1982.
- [9] W. Ho and M. Pong, "Design and analysis of discontinuous mode series resonant converter," in *Proc. IEEE Int. Conf. Industrial Technology (ICIT)*, 1994, pp. 486–489.
- [10] R. Oruganti and F. C. Lee, "Resonant power processors, part I—state plane analysis," *IEEE Trans. Ind. Appl.*, vol. 21, no. 6, pp. 1453–1460, Nov. 1985.
- [11] R. Erickson and D. Maksimovic, "The Series Resonant Converter," in Fundamentals of Power Electronics, 2nd ed. Springer, 2001, ch. 4.
- [12] B. Mammano, "Resonant mode converter topologies," Unitrode Power Supply Design Seminar, 1988.
- [13] A. Esser, "Berührungslose kombinierte Energie und Informationsübertragung für bewegliche Systeme," PhD Dissertation, Rheinisch-Westfälische Technische Hochschule (RWTH) Aachen, 1992.
- [14] A. Esser and H.-C. Skudelny, "A new approach to power supplies for robots," *IEEE Trans. Ind. Appl.*, vol. 27, no. 5, pp. 872–875, 1991.
- [15] M. Salato, "Datacenter power architecture," *Power Systems Design*, pp. 11–13, Nov.–Dec. 2011.
- [16] L. Lindenmüller, R. Alvarez, P. Kleinichen, and S. Bernet, "Characterization of a 6.5 kV / 500A IGBT module in a series resonant converter," in *Proc. IEEE Energy Conversion Congr. and Expo. (ECCE)*, Phoenix, AZ, USA, Sept. 2011, pp. 4138–4143.
- [17] G. Ortiz, H. Uemura, D. Bortis, J. W. Kolar, and O. Apeldoorn, "Modeling of soft-switching losses of IGBTs in high-power high-efficiency dualactive-bridge DC/DC converters," *IEEE Trans. Electron Devices*, 2012, to be published.
- [18] J. Kolar, J. Biela, and S. Waffler, "Performance trends and limitations of power electronic systems," in *Proc. 6th Int. Conf. Integrated Power Electronic Systems (CIPS)*, Nuremberg, Germany, Mar. 2010, pp. 16–18.
- T. Meynard and H. Foch, "Multi-level conversion: high voltage choppers and voltage-source inverters," in *Proc. 23rd Annu. IEEE Power Electronics Specialists Conf. (PESC)*, July 1992, pp. 397–403.
   I. Barbi, R. Gules, R. Redl, and N. Sokal, "DC-DC converter: four
- [20] I. Barbi, R. Gules, R. Redl, and N. Sokal, "DC-DC converter: four switches V<sub>rm,pk</sub> = V<sub>rm,in</sub>/2, capacitive turn-off snubbing, ZV turn-on," *IEEE Trans. Power Electron.*, vol. 19, no. 4, pp. 918–927, July 2004.
- [21] P. Ranstad and H.-P. Nee, "On dynamic effects influencing IGBT losses in soft-switching converters," *IEEE Trans. Power Electronics*, vol. 26, no. 1, pp. 260–271, Jan. 2011.
- [22] K. Heumann and A. C. Stumpe, *Thyristoren*, 2nd ed. Berlin und Frankfurt a. M.: AEG-Telefunken, 1970.
- [23] F. Zach, K. Kaiser, and L. Faschang, "A new McMurray-type inverter with asymmetric SCR's," *IEEE Trans. Power Electronics*, vol. 4, no. 2, pp. 272–278, Apr. 1989.
- [24] U. Drofenik and J. W. Kolar, "A general scheme for calculating switchingand conduction-losses of power semiconductors in numerical circuit simulations of power electronic systems," in *Proc. 7th Int. Power Electronics Conf. (IPEC)*, Niigata, Japan, 2005.
- [25] U. Drofenik, G. Laimer, and J. Kolar, "Theoretical converter power density limits for forced convection cooling," in *Proc. 26th Int. Conf. Power Electronics, Intelligent Motion, Power Quality (PCIM)*, Nuremberg, Germany, June 2005, pp. 608–619.
- [26] J. Biela and J. Kolar, "Cooling concepts for high power density magnetic devices," in *Proc. Power Conversion Conf. (PCC)*, Nagoya, Japan, Apr. 2007.