© 2016 IEEE

IEEE Transactions on Power Electronics, Vol. 31, No. 12, pp. 8052-8057, December 2016

# Modeling the Output Impedance of a T-Type Power Converter

F. Krismer, D. O. Boillat, J. W. Kolar

This material is published in order to provide access to research results of the Power Electronic Systems Laboratory / D-ITET / ETH Zurich. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the copyright holder. By choosing to view this document, you agree to all provisions of the copyright laws protecting it.



# Letters

# Modeling the Output Impedance of a T-Type Power Converter

Florian Krismer, David O. Boillat, and Johann W. Kolar

Abstract—The impact of operating point dependent switching time delays on the output characteristic of a T-type half-bridge is investigated for dc–dc operation. It is found that a series connection of operating point dependent components, i.e., a differential resistance and a voltage source, can accurately reproduce the implications of these switching time delays on the response of the output current of the half-bridge to a step of the duty cycle. This letter details the calculation of these components and verifies the derived expressions by means of experimental results.

*Index Terms*—Circuit modeling, control, delay effects, dynamic response, MOSFETs, resistance, stability.

## I. INTRODUCTION

I N the course of the optimization of different control structures for a controllable ac voltage source (CVS), presented in [1], [2], measurements of the step response of a single phase of the output stage, depicted in Fig. 1(a), reveal an unexpected result: a slight change of the duty cycle, here from 50% to 56% at  $V_{dc} = 700$  V and t = 0 in Fig. 1(b) and (c), leads to a measured inductor current which experiences a much stronger damping than the simulated current, even though the simulation considers the MOSFET's channel resistances ( $40 \text{ m}\Omega$  for each MOSFET) and a constant loss resistance of  $R_L = 50 \text{ m}\Omega$  in series to L. Since the results of the optimization of the control structures of [1], [2] are only meaningful if the dynamic model of the power stage is known and verified, a thorough investigation of this discrepancy has been conducted.

The examination of different measurement results and the inspection of corresponding simulation results reveal that the difference between the waveforms shown in Fig. 1(b) and (c) originates from the switches' time delays. The observed effect is related to the impact of time delays on the output voltage that has been intensively investigated for inverter topologies [3]–[11]. Early investigations determine the error of the output voltage if only the dead time is considered and disregard the additional turn-on and turn-off delays [3], [4]. Subsequent publications, beginning with [5] and [6], include the contributions of turn-on and turn-off delays [7]–[9]. The voltage drop at the output of the inverter is found to depend on the output current, e.g., in [10]. Furthermore, for inverter operation and in the d-q-frame, a corresponding effective average resistance is

Digital Object Identifier 10.1109/TPEL.2016.2570562



Fig. 1. (a) Phase A of the considered CVS: T-type half-bridge circuit and single-stage output filter. (b), (c) Initially simulated and measured output currents for  $I_{A,out} = 0$ ,  $V_{dc} = 700 V$ , and  $T_s = 20.8 \,\mu s$  if the duty cycle immediately changes from 50% to 56%.

determined in [11]. The existing literature focuses on inverter applications, dead time compensation, and quality improvement of the output voltage rather than the investigation of the implications of delay times on the dynamic model at a particular operating point and dc–dc mode of operation.

This letter revisits the measurement of switching time delays in Section II and employs the related and known deviations between theoretical and practical values of the average output voltages in order to identify the output-side dynamic properties of a T-type half-bridge circuit in Section III in presence of dc–dc operation. The resulting model contains operating-point dependent components, i.e., voltage source and differential resistance, which, in Section IV, are shown to accurately reproduce the measured waveforms.

# II. CURRENT DEPENDENT TIME DELAYS

The time delays are measured on the hardware realization of one phase of the considered CVS, depicted in Fig. 1(a), however, with the output filter being omitted  $(L_{\rm DM} \rightarrow 0, C_{\rm DM} \rightarrow 0)$  and with the current source being replaced by an inductor with sufficiently large inductance, such that  $i_{\rm A0}$  remains approximately constant during the total duration of the measured switching operation. Fig. 2(a) depicts the gate signals that are used to measure

0885-8993 © 2016 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

Manuscript received February 02, 2016; revised March 12, 2016; accepted May 11, 2016. Date of publication May 18, 2016; date of current version July 08, 2016.

The authors are with the Power Electronic Systems Laboratory, Swiss Federal Institute of Technology Zurich, Zurich 8092, Switzerland (e-mail: krismer@lem.ee.ethz.ch; boillat@lem.ee.ethz.ch; kolar@lem.ee.ethz.ch).



Fig. 2. Measurement of the time delay introduced by the power semiconductor switches of the T-type half-bridge depicted in Fig. 1(a): (a) gate signals used to determine  $T_d$  for positive output voltages and definition of t = 0, (b) illustration of how the time delay characteristic depicted in Fig. 3 has been measured.

the time delay,  $T_d$ , for positive output voltages (T<sub>3</sub> remains in the on-state and T<sub>4</sub> in the off-state) and Fig. 2(b) illustrates the method for obtaining  $T_d$ . The preceding pulse sequence, used to generate the desired output current for a given output inductor, is not shown. Please note that this letter only considers positive output voltages of the T-type half-bridge  $v_{A0}(t) > 0$ . Similar results are obtained for negative output voltages, due to the symmetry of the circuit.

According to Fig. 2(a) the microcontroller turns OFF  $T_1$  at t = 0 and turns ON  $T_2$  at  $t = T_{dead}$ . This switching operation causes the output voltage,  $v_{A0}$ , to change from  $V_{dc}/2$  to zero. The actual instant when this change happens, however, depends on the value of the output current  $i_{A0}$  cf., Fig. 2(b).

- 1) For  $i_{A0} < 0$ , the body diode of  $T_1$  conducts during the dead time interval  $0 < t < T_{dead}$ , and, thus, the change of the output voltage happens after the turn-on of  $T_2$ .
- 2) For  $i_{A0} > 0$ , the body diode of  $T_1$  blocks at t > 0, the output current charges or discharges the parasitic effective output capacitances of the power semiconductors involved in the switching process, and the change of the output voltage can take place immediately after the turn-off of  $T_1$ .

The time delay  $T_d$  is measured from the instant when the microcontroller turns OFF  $T_1$  until the time when the output



Fig. 3. Time delays for different output currents,  $i_{A0}$ , and constant dead time,  $T_{\text{dead}} = 180 \text{ ns}$ , measured at an ambient temperature of  $25 \,^{\circ}\text{C}$ . The rectangles denote actual measurement results.

voltage reaches  $V_{dc}/4$ , which is half of the final output voltage. This procedure allows for a simplified measurement of  $T_d$ ; it, however, accepts minor errors at low positive output currents, i.e., at output currents that are too small to completely charge or discharge the MOSFETs' effective output capacitances during the dead time. A refined method for a more accurate measurement of  $T_d$  is based on the identification of equal voltage-time-areas of measured and idealized switching transients of  $v_{A0}$  and is illustrated in Fig. 8 in [8].

Fig. 3 depicts the measurement results obtained for  $T_{\text{dead}} = 180 \text{ ns}$ ,  $V_{\text{dc}} = 700 \text{ V}$ , and at an ambient temperature of 25 °C. The time delay decreases for increasing output current, since the discharging and charging of the parasitic effective output capacitances proceeds faster for higher currents, and reaches values of less than 130 ns for  $i_{A0} > 15 \text{ A}$ . The negative gradient of  $T_{d}(i_{A0})$ ,  $dT_{d}(i_{A0})/di_{A0} < 0$  is even present for negative output currents, since the turn-on delay slightly increases for increasing MOSFET turn-on currents, i.e., for decreasing values of  $i_{A0}$ . The maximum time delay of 280 ns, thus, occurs for the minimum negative output current of -10 A.

## III. IMPROVED DYNAMIC MODEL OF THE POWER STAGE

During normal operation, each T-type half-bridge of the CVS generates a rectangular output voltage with a certain duty cycle. Without time delays of the switching operations, the relation between duty cycle and the theoretically present output voltage of, for example, phase A is given with

$$D_{\rm A0}^*(kT_{\rm s}) = \frac{\langle v_{\rm A0}^*(kT_{\rm s})\rangle_{T_{\rm s}}}{V_{\rm dc}/2}, k \in \mathbb{Z}$$

$$\tag{1}$$

where  $\langle x(t) \rangle_{T_s}$  denotes the average of x(t) over one switching period  $T_s = 1/f_s$ . In a practical set-up, however, the current dependent time delays of the switching operations cause a difference between the theoretically and the actually present duty cycles  $D_{A0}^*$  and  $D_{A0}$ 

$$D_{\rm A0} = D_{\rm A0}^* + D_{\rm A0,d} \tag{2}$$

with

$$D_{A0,d} = \frac{-T_{d\uparrow}(i_{A0,\min}) + T_{d\downarrow}(i_{A0,\max})}{T_{s}}$$
(3)



Fig. 4. Qualitative representation of effective (gray curve) and ideal assumed (dashed black curve) half-bridge output voltage  $v_{A0}$  for a positive output current  $i_{A0}$  and corresponding gate signals (T<sub>3</sub> and T<sub>4</sub> remain in the on- and off-states, respectively; the delay times have been exaggerated for the purpose of a better illustration).

where  $T_{d\uparrow}(i_{A0,min})$  and  $T_{d\downarrow}(i_{A0,max})$  denote the time delays in the events of rising and falling edges of  $v_{A0}(t)$ , cf., Fig. 4 and [7].  $T_{d\downarrow}(i_{A0,max})$  is directly obtained from the time delay function plotted in Fig. 3

$$T_{d\downarrow}(i_{A0,\max}) = T_d(i_{A0,\max}). \tag{4}$$

Since the considered hardware prototype realizes all four switches in Fig. 1(a) with same MOSFET devices (SiC-MOSFETs with a blocking voltage of 1.2 kV), similar time delays are expected for the complementary switching operation

$$T_{d\uparrow}(i_{A0,\min}) = T_d(-i_{A0,\min}).$$
 (5)

Expression (5) evaluates  $T_{\rm d}$  at  $-i_{\rm A0,min}$ , in order to take the altered sequence of turning the MOSFETS OFF and ON into account: different to Fig. 2(a),  $T_2$  is first turned OFF and, after the dead time,  $T_1$  is turned ON in the event of a rising edge of  $v_{\rm A0}$ .

The difference between  $D_{A0}^*$  and  $D_{A0}$  leads to an average output voltage that deviates from the theoretically expected value

$$\langle v_{A0} \rangle_{T_s} = \langle v_{A0}^* \rangle_{T_s} + \langle v_{A0,d} \rangle_{T_s}.$$
 (6)

The voltage error that occurs during each switching period  $\langle v_{A0,d} \rangle_{T_s}$  can be calculated with (3)

$$\langle v_{A0,d} \rangle_{T_{s}} = D_{A0,d} \frac{V_{dc}}{2} = \frac{V_{dc}}{2} \frac{[-T_{d\uparrow}(i_{A0,\min}) + T_{d\downarrow}(i_{A0,\max})]}{T_{s}}$$
(7)

and requires the values of  $i_{A0,min}$  and  $i_{A0,max}$ . In this letter, the minimum and maximum inductor currents are determined based on the peak-to-peak current ripple  $\Delta I$ , which is considered to be constant during the investigated small-signal transient

$$i_{A0,\min} = \langle i_{A0} \rangle_{T_s} - \frac{\Delta I}{2}$$
 and  $i_{A0,\max} = \langle i_{A0} \rangle_{T_s} + \frac{\Delta I}{2}$ . (8)

The results obtained from (7) are in accordance to the results obtained with the expressions obtained in [9]. However, [9], eval-



Fig. 5. Output current–voltage drop characteristic of the considered T-type half-bridge, determined with (7) for the time delay of Fig. 3,  $\Delta I = 11.2$  A,  $V_{\rm dc} = 700$  V, and  $T_{\rm s} = 20.8 \,\mu$ s.



Fig. 6. Linearized converter network:  $r_{A0,d}$  and  $V_{A0,f}$  are valid for dc–dc operation at a dedicated operating point and model the implications of the current dependent delay times (during switching) on the output voltage.

uates the time delays based on analytical approximations and this work employs measured time delays to calculate  $\langle v_{A0,d} \rangle_{T_s}$ .

Fig. 5 depicts the result of (7), evaluated for the time delays depicted in Fig. 3 and for  $\Delta I = 11.2$  A. The authors decided to depict  $i_{A0}(-\langle v_{A0,d} \rangle)$  instead of  $\langle v_{A0,d}(i_{A0}) \rangle$  in order to unveil the characteristic of a (nonlinear) internal resistance of a non-ideal voltage source in Fig. 5. At a dedicated operating point this nonlinear resistance can be linearized with a series connection of differential resistance  $r_{A0,d}$  and a forward voltage at zero current  $V_{A0,f}$ 

$$r_{A0,d} = \frac{\mathrm{d}\langle -v_{A0,d}\rangle}{\mathrm{d}\langle i_{A0}\rangle} = \frac{V_{\mathrm{dc}}}{2} \frac{1}{T_{\mathrm{s}}} \left[ \frac{\mathrm{d}T_{\mathrm{d\uparrow}}(i_{A0,\mathrm{min}})}{\mathrm{d}\langle i_{A0}\rangle} - \frac{\mathrm{d}T_{\mathrm{d\downarrow}}(i_{A0,\mathrm{max}})}{\mathrm{d}\langle i_{A0}\rangle} \right]$$
(9)

$$V_{\rm A0,f} = \langle -v_{\rm A0,d} \rangle - \langle i_{\rm A0} \rangle r_{\rm A0,d}. \tag{10}$$

Fig. 6 depicts the corresponding converter model.

It is to be noted that this equivalent circuit model is lossless; the physical explanation is that the energy absorbed by this resistor is not converted to heat but transferred back to the dclink capacitors. The electrical powers calculated for  $V_{A0,f}$  and  $r_{A0,d}$  do not increase the total losses and do not decrease the converter's efficiency provided that the process of transferring energy back to the dc-link capacitors has a negligible impact on the losses and the dc-link voltage. Furthermore, the model of Fig. 6 is obtained by means of averaging and is intended for use at frequencies well below the switching frequency. The implications of a transient change of the dc-link voltage on the output current are neglected.

TABLE IOPERATING POINTS SELECTED FOR THE EXPERIMENTAL VERIFICATION ANDCORRESPONDING PARAMETERS  $V_{A0,F}$  and  $r_{A0,D}$  of the Converter ModelDEPICTED IN FIG. 6 (CALCULATED FOR  $\Delta I = 11.2$  A,  $V_{DC} = 700$  V, $T_{S} = 20.8 \ \mu s$ ,  $T_{DEAD} = 180$  ns, and the Current Dependent Time DelayCHARACTERISTIC OF FIG. 3)

| Op. pt. | $\boldsymbol{D}$ (before and after step) | $I_{A0}$        | $V_{\mathbf{A0,f}}$ | $r_{A0,d}$            |
|---------|------------------------------------------|-----------------|---------------------|-----------------------|
| 1       | $50\% \rightarrow 55.7\%$                | 0               | 0                   | $340\mathrm{m}\Omega$ |
| 2       | $50\% \rightarrow 55.7\%$                | $2 \mathrm{A}$  | -0.15 V             | $470\mathrm{m}\Omega$ |
| 3       | $50\% \rightarrow 55.7\%$                | 5 A             | $0.61\mathrm{V}$    | $310\mathrm{m}\Omega$ |
| 4       | $50\% \rightarrow 55.7\%$                | $10 \mathrm{A}$ | $2.2\mathrm{V}$     | $27\mathrm{m}\Omega$  |

#### IV. EXPERIMENTAL VERIFICATION

The converter prototype presented in [12], with only a singlestage output filter according to Fig. 1(a), is used to verify the model derived in Section III at the four operating points listed in Table I. The employed converter prototype is operated with a switching frequency of 48 kHz and a dc supply voltage  $V_{dc}$  of 700 V. The current source depicted in Fig. 1(a) is realized with the series connection of a 100 mH inductor and a suitable load resistor (depending on the inspected operating point). For all experiments the power hardware is operated in open loop and the duty cycle changes immediately from 50% to 55.7% at the reference time t = 0. This change of the duty cycle corresponds to a change of the average output voltage from 175 to 195 V. Table I also lists the parameters  $V_{A0,f}$  and  $r_{A0,d}$  determined for the corresponding operating points, using the time delay characteristic depicted in Fig. 3. According to these results, elevated values of  $r_{A0,d}$  result at low output currents. Thus, the oscillations in the inductor currents, triggered by the immediate change of the duty cycle, are expected to experience more effective attenuations at operating points 1–3 than at operating point 4.

Fig. 7 compares the measured output currents to calculated output currents. In Fig. 7(b)–(e) the measured inductor currents are post-processed with a moving average filter in order to facilitate a direct comparison to the analytical results calculated with the averaged model network depicted in Fig. 8, which, besides  $V_{A0,f}$  and  $r_{A0,d}$  listed in Table I, also considers the copper resistance of the inductor coil,  $R_L = 50 \text{ m}\Omega$ , and summarizes the on-state resistances of the relevant power semiconductor switches in the effective loss resistance  $R_{\text{T,eff}}$ . This effective loss resistance is determined based on the conduction losses and for the CVS being operated with positive output voltage  $v_{A0}(t) \ge 0$ 

$$P_{\text{cond}} = R_{\text{DS,on,T}_1} D I_{\text{A0,rms}}^2 + (R_{\text{DS,on,T}_2} + R_{\text{DS,on,T}_3})$$

$$(1-D) I_{\text{A0,rms}}^2 = R_{\text{T,eff}} I_{\text{A0,rms}}^2$$
(11)

and is evaluated for D = 50% and  $R_{\text{DS,on},\text{T}_1} = R_{\text{DS,on},\text{T}_2} = R_{\text{DS,on},\text{T}_3} = 40 \text{ m}\Omega.$ 

The measured and the calculated waveforms depicted in Fig. 7 match very well. Increased attenuation can be observed in Fig. 7(a)–(d), due to comparably great values of  $r_{A0,d}$ . Fig. 7(e) presents the result for  $I_{A,out} = 10$  A where a low value of  $r_{A0,d}$  (= 28 m $\Omega$ ) is present and, accordingly, the oscillation of the inductor current experiences less attenuation.



Fig. 7. Comparison of measured inductor currents [post-processed by means of a moving average (MA) filter in Fig. (b)–(e); the notch in the MA filter's frequency response effectively eliminates the ripple] and inductor currents calculated with the network of Fig. 8 for the operating points listed in Table I: (a) and (b)  $I_{A,out} = 0$  (c)  $I_{A,out} = 2 A$  (d)  $I_{A,out} = 5 A$  and (e)  $I_{A,out} = 10 A$ .

The presented model facilitates in-depth knowledge on the effective damping of the output filter, which, for example, can be utilized in the context of controller design [2]. For this reason, and in order to assess the achieved accuracy of the proposed model, Table II compares estimated (from measurement and simulation results) to calculated damping coefficients,  $\zeta$ , of

8056



Fig. 8. Averaged model network used to calculate the transient response depicted in Fig. 7.

TABLE II DAMPING COEFFICIENTS OF SECOND-ORDER TRANSFER FUNCTIONS DETERMINED FOR MEASURED, SIMULATED, AND CALCULATED CURRENT STEP RESPONSES AT THE OPERATING POINTS LISTED IN TABLE I (RELATIVE ERRORS, WITH RESPECT TO THE CALCULATED RESULTS, IN PARENTHESIS)

| Op. pt.     | $\zeta_{\rm meas} \ (e_{\rm meas})$                         | $\zeta_{ m sim}~(e_{ m sim})$                                                                 | $\zeta_{calc}$                                                                                |
|-------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 1           | $54.6 \times 10^{-3} (5\%)$<br>$65.5 \times 10^{-3} (-4\%)$ | $62.6 \times 10^{-3} (20\%)$<br>$67.2 \times 10^{-3} (1\%)$                                   | $52.1 \times 10^{-3}$<br>68.2 × 10^{-3}                                                       |
| 2<br>3<br>4 | $53.1 \times 10^{-3} (8\%)$<br>$18.8 \times 10^{-3} (17\%)$ | $\begin{array}{c} 42.1 \times 10^{-3} & (-13\%) \\ 16.2 \times 10^{-3} & (0.7\%) \end{array}$ | $ \begin{array}{c} 00.2 \times 10 \\ 48.8 \times 10^{-3} \\ 16.0 \times 10^{-3} \end{array} $ |

a second-order transfer function,  $G(s) = g/[1 + 2\zeta(s/\omega_0) + (s/\omega_0)^2]$  (gain g, resonance frequency  $\omega_0$ , and damping  $\zeta$ ). In case of measurements and simulations the parameters of this transfer function have been fitted to the step responses of the filtered inductor currents, cf., Fig. 7(b)–(e), by means of least mean square optimization (due to the weak damping the resonance frequency is almost equal to the frequencies of the oscillations seen in the step responses). For comparison reasons, the listed relative errors are determined with respect to the calculation results and are within -13% and +20%, which, in view of  $\zeta$  being relatively sensitive to the considered operating point, confirms a good matching between measured, simulated, and calculated results.<sup>1</sup> Further operating points have been assessed by means of simulation, for a reduced duty cycle step of 1%. Table III summarizes the corresponding results.

According to the results listed in Tables II and III  $\zeta \in [15.5 \times 10^{-3}, 121 \times 10^{-3}]$  applies for the considered operating points. The lower boundary of this interval is, thus, found to be close to the minimum damping defined by the parasitic resistances of the output stage and the filter inductor,  $\zeta_{\min} = 10.5 \times 10^{-3}$ . The results, furthermore, reveal that the value of  $\zeta$  depends on the average output current,  $I_{A0}$ , and the duty cycle, D, due to its impact on  $i_{A0,\min}$  and  $i_{A0,\max}$ . In accordance to (9), increased values of  $\zeta$  are observed for operating points where increased gradients  $dT_{d\uparrow}(i_{A0,\min})/d\langle i_{A0} \rangle$  and / or  $-dT_{d\downarrow}(i_{A0,\max})/d\langle i_{A0} \rangle$  occur, which is particularly the case for operating points with  $I_{A0}$  equal to 0 or 2 A. In case of largesignal excitations a circuit simulator may be preferred, since the inductor current (average and ripple values) experiences great

TABLE III COMPARISON OF DAMPING COEFFICIENTS  $\zeta$  OF SIMULATED AND CALCULATED CURRENT STEP RESPONSES AT FURTHER OPERATING POINTS (REL. ERRORS, WITH RESPECT TO THE CALCULATED RESULTS, ARE GIVEN IN PARENTHESIS)

| D                           | $I_{\mathbf{A0}}$ | $\zeta_{\rm sim}(e_{\rm sim})$   | $\zeta_{ m calc}$     |
|-----------------------------|-------------------|----------------------------------|-----------------------|
| $12.5\% \rightarrow 13.5\%$ | 0                 | $121 \times 10^{-3} (4\%)$       | $116 \times 10^{-3}$  |
| $12.5\% \rightarrow 13.5\%$ | $2 \mathrm{A}$    | $87.8 \times 10^{-3}$ (7%)       | $82.0	imes10^{-3}$    |
| $12.5\% \rightarrow 13.5\%$ | $5 \mathrm{A}$    | $24.6 \times 10^{-3}$ (3%)       | $23.8 	imes 10^{-3}$  |
| $12.5\% \rightarrow 13.5\%$ | $10 \mathrm{A}$   | $20.0 \times 10^{-3}$ (5%)       | $19.0 	imes 10^{-3}$  |
| $25\% \rightarrow 26\%$     | 0                 | $103 \times 10^{-3}$ (4%)        | $98.7 	imes 10^{-3}$  |
| $25\% \rightarrow 26\%$     | $2 \mathrm{A}$    | $79.9 \times 10^{-3}$ (5%)       | $76.4 	imes 10^{-3}$  |
| $25\% \rightarrow 26\%$     | $5 \mathrm{A}$    | $25.0 \times 10^{-3}$ (2%)       | $24.5 \times 10^{-3}$ |
| $25\% \rightarrow 26\%$     | $10 \mathrm{A}$   | $17.7 \times 10^{-3} \ (-0.6\%)$ | $17.8 \times 10^{-3}$ |
| $50\% \rightarrow 51\%$     | 0                 | $55.3 \times 10^{-3}$ (6%)       | $52.1 	imes 10^{-3}$  |
| $50\% \rightarrow 51\%$     | $2 \mathrm{A}$    | $71.0 \times 10^{-3}$ (4%)       | $68.2 	imes 10^{-3}$  |
| $50\% \rightarrow 51\%$     | $5 \mathrm{A}$    | $45.0 \times 10^{-3} \ (-8\%)$   | $48.8 \times 10^{-3}$ |
| $50\% \rightarrow 51\%$     | $10 \mathrm{A}$   | $15.5 \times 10^{-3} \ (-3\%)$   | $16.0 \times 10^{-3}$ |

changes in the course of the excited oscillation, rendering the small-signal approximation (9) inaccurate.

# V. CONCLUSION

This letter derives a dynamic model for the T-type half-bridge circuit if dc-dc operation applies and if the implications of a transient change of the dc-link voltage on the output current can be neglected. Detailed investigations reveal that switching time delays, which depend on the instantaneous output currents at the switching operations, lead to a current dependent output voltage characteristic of the explored half-bridge circuit. The corresponding converter model developed in this work, thus, considers operating point dependent components, i.e., a constant forward voltage source and a differential resistance, at the output port of the half-bridge circuit. Due to the modeled differential resistance, a weakly dampened L-C output filter may, in the event of a transient change of the duty cycle the half-bridge circuit is operated with, provide a damping that is considerably greater than the damping that would be expected by reason of the inductor's and the power semiconductors' copper and conduction losses. The computed transient voltage and current waveforms, determined with the forward voltages and differential resistances calculated according to this work, are successfully verified by means of experimental results.

The presented dynamic model features the simple and accurate modeling of each T-type half-bridge circuit of the investigated CVS and can be used to improve the accuracy of the results obtained in the context of controller optimization, e.g., according to [1] and [2]. The investigation of different operating points reveals a great dependence of the damping coefficients of corresponding second-order transfer functions on the considered operating point. The presented model predicts [and the experimental result obtained at operating point 4, cf., Fig. 7(e), confirms] the existence of operating points with low damping, close to the minimum damping by reason of parasitic resistances, which typically denotes the worst-case scenario that is to be considered for the controller design.

<sup>&</sup>lt;sup>1</sup>The employed circuit simulation models each power semiconductor with a series connection of an ideal switch and an (on-state) resistances of  $40 \text{ m}\Omega$  and delays the switching event by the delay time determined with the time delay function of Fig. 3.

### REFERENCES

- P. Cortés, D. O. Boillat, H. Ertl, and J. W. Kolar, "Comparative evaluation of multi-loop control schemes for a high-bandwidth AC power source with a two-stage LC output filter," in *Proc. Int. Conf. Renew. Energy Res. Appl.*, 2012, pp. 1–10.
- [2] D. O. Boillat, F. Krismer, and J. W. Kolar, "Optimization and comparative evaluation of multi-loop control schemes for controllable AC sources with two-stage output LC filters," *IEEE Trans. Power Electron.*, 2015, to be published.
- [3] Y. Murai, T. Watanabe, and H. Iwasaki, "Waveform distortion and correction circuit for PWM inverters with switching lag-times," *IEEE Trans. Ind. Appl.*, vol. IA-23, no. 5, pp. 881–886, Sep./Oct. 1987.
- [4] R. C. Dodson, P. D. Evans, H. T. Yazdi, and S. C. Harley, "Compensating for dead time degradation of PWM inverter waveforms," *IEE Proc. B Electr. Power Appl.*, vol. 137, no. 2, pp. 73–81, Mar. 1990.
- [5] J.-W. Choi and S.-K. Sul, "Inverter output voltage synthesis using novel dead time compensation," *IEEE Trans. Power Electron.*, vol. 11, no. 2, pp. 221–227, Mar. 1996.
- [6] A. R. Muñoz and T. A. Lipo, "On-line dead-time compensation technique for open-loop PWM-VSI drives," *IEEE Trans. Power Electron.*, vol. 14, no. 4, pp. 683–689, Jul. 1999.

- [7] J. M. Schellekens, R. A. M. Bierbooms, and J. L. Duarte, "Dead-time compensation for PWM amplifiers using simple feed-forward techniques," in *Proc. XIX Int. Conf. Electr. Mach.*, Rome, Italy, Sep. 6–8, 2010, pp. 1–6.
- [8] M. Seilmeier, C. Wolz, and B. Piepenbreier, "Modelling and model based compensation of non-ideal characteristics of two-level voltage source inverters for drive control application," in *Proc. 1st Int. Electr. Drives Production Conf.*, Nuremberg, Germany, Sep. 28–29, 2011, pp. 17–22.
- [9] T. Mannen and H. Fujita, "Dead-time compensation method based on current ripple estimation," *IEEE Trans. Power Electron.*, vol. 30, no. 7, pp. 4016–4024, Jul. 2015.
- [10] G. Shen, W. Yao, B. Chen, K. Wang, K. Lee, and Z. Lu, "Automeasurement of the inverter output voltage delay curve to compensate for inverter nonlinearity in sensorless motor drives," *IEEE Trans. Power Electron.*, vol. 29, no. 10, pp. 5542–5553, Oct. 2014.
- [11] A. Guha and G. Narayanan, "Small-signal stability analysis of an openloop induction motor drive including the effect of inverter deadtime," *IEEE Trans. Ind. Appl.*, vol. 52, no. 1, pp. 242–253, Jan./Feb. 2016.
- [12] D. O. Boillat, F. Krismer, and J. W. Kolar, "Design space analysis and ρ-η Pareto optimization of LC output filters for switch-mode AC power sources," *IEEE Trans. Power Electron.*, vol. 30, no. 12, pp. 6906–6923, Dec. 2015.