#### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (19) World Intellectual Property Organization International Bureau (43) International Publication Date 03 February 2022 (03.02.2022) (10) International Publication Number WO 2022/023527 A1 - (51) International Patent Classification: *H02M 7/483* (2007.01) *H02M 7/797* (2006.01) - (21) International Application Number: PCT/EP2021/071398 (22) International Filing Date: 30 July 2021 (30.07.2021) (25) Filing Language: English (26) Publication Language: English (30) Priority Data: 2026176 30 July 2020 (30.07.2020) (71) Applicant: PRODRIVE TECHNOLOGIES INNO-VATION SERVICES B.V. [NL/NL]; Science Park Eindhoven 5501, 5692 EM Son en Breugel (NL). - (72) Inventors: MENZI, David; Fliederweg 4, 3400 Burgdorf (CH). ZHANG, Mafu; 3200 Duval Street, 78705 Austin (US). AZURZA, Jon; Litzelhofenstrasse 8, 9500 Villach (AT). KOLAR, Johann Walter; Forslerstrasse 75, 8044 Zürich (CH). - (74) Agent: AWA BENELUX; Av. Josse Goffin 158, 1082 BRUXELLES (BE). - (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BN, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DJ, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IR, IS, IT, JO, JP, KE, KG, KH, KN, KP, KR, KW, KZ, LA, LC, LK, LR, LS, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PA, PE, PG, PH, PL, PT, QA, RO, RS, RU, RW, (54) Title: MULTI-LEVEL BIDIRECTIONAL ELECTRICAL AC/DC CONVERTER FIG 2 (57) Abstract: An electrical converter according to the present disclosure comprises at least three AC terminals, a first and a second DC terminal, a control unit, and at least three converter modules coupled to a respective one of the at least three AC terminals. Each of the at least three converter modules comprises a first converter stage comprising a first switch node, a second converter stage comprising a second switch node, a first inductor, and a first capacitor. The first and second switch nodes are connected to opposite terminals of the first inductor. The respective one of the at least three AC terminals and the second DC terminal are connected to opposite terminals of the first capacitor. The second DC terminal forms a star-point of the first capacitors of the at least three converter modules. The first converter stage and the second converter stage each comprise a # SA, SC, SD, SE, SG, SK, SL, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, WS, ZA, ZM, ZW. (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, RW, SD, SL, ST, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, KM, ML, MR, NE, SN, TD, TG). #### **Declarations under Rule 4.17:** — of inventorship (Rule 4.17(iv)) #### Published: — with international search report (Art. 21(3)) flying capacitor circuit comprising at least one flying capacitor operably coupled to the respective first and second switch nodes. A flying capacitor voltage $(u_{fA})$ of the first converter stage is clamped to a first voltage $(u_{an})$ across the first capacitor when the first voltage $(u_{an})$ drops below the flying capacitor voltage $(u_{fA})$ . #### Multi-level bidirectional electrical AC/DC converter #### Technical field [0001] The present invention is related to a bidirectional AC/DC converter, in particular a three-phase (or multi-phase) bidirectional buck-boost AC/DC converter. ## 5 Background 30 [0002] Three-phase bidirectional buck-boost AC/DC converters represent an interface between arbitrary three-phase AC voltages and a DC voltage where power flow is possible in both directions. Hence the systems can be employed in various technical fields. Typical applications are electric vehicle battery chargers, where a DC output voltage is generated from the three-phase AC grid. There, the DC output voltage varies in a wide range and is adapted based on the batteries rated voltage or charging state, and power can also be fed back from the battery to the grid. Other (active or passive) DC source or load types are also possible and e.g. for photo-voltaic inverters power is fed from a widely varying input DC voltage (which depends both on temperature and extracted current) to the three-phase AC grid. In contrast, battery/fuel-cell powered variable speed motor drives need to generate AC voltages within a wide voltage and frequency range while also the DC (battery or fuel-cell) voltage is subject to large variations. [0003] In the aforementioned applications, DC and AC voltage ranges may overlap yielding the requirement for a converter system with buck-boost capability, whereas typical single-stage rectifier systems are limited to buck or boost operation [1]. The cascaded arrangement of e.g. a three-phase rectifier (either a buck-type Current Source Rectifier (CSR) or a boost-type Voltage Source Rectifier (VSR)) and a subsequent DC/DC converter is a standard solution to enable buck-boost capability, where a performance limit is given by the fact that the complete output power has to be high-frequency converted twice. [0004] Aiming at evermore compact and efficient converter system realizations, Multilevel (ML) Flying Capacitor (FC) bridge-legs enable the use of low voltage semiconductors with improved figure of merit, as well as an elevated effective switching frequency and additional switched voltage levels [2]. [0005] Furthermore, phase-modular buck-boost topologies such as the three-phase Y-Inverter [3] are known, consisting essentially of three DC/DC converter modules connected to a common star-point. Each DC/DC converter module comprises two non-isolated half-bridges realizing buck-boost functionality by operating the half- bridges in a mutually exclusive fashion. By so doing, single-stage high-frequency energy conversion is obtained (i.e. in each phase module only one half-bridge is Pulse Width Modulation (PWM) operated at a point in time) without the need for an additional DC/DC converter stage and offering significant efficiency and power density gains [4]. - 5 **[0006]** A 6-level flying capacitor (FC) multilevel converter for single-phase buck type power factor correction is known [5]. The FC voltage references are time varying and accordingly FC voltage balancing is performed to assure safe and performant converter operation. Since in [5] the FC bridge-leg is permanently operated, passive balancing strategies are sufficient to assure the FC voltage balancing. - 10 **[0007]** A full-duty-cycle regulated three-level AC/AC converter with self-following flying capacitor is known from [6]. The time varying FC voltage references of the AC/AC converter structure in [6] are imposed by means of a passive 2:1 transformer. ## [0008] References - 15 [1] J. W. Kolar and T. Friedli. The essence of three-phase pfc rectifier systems-part i. *IEEE Transactions on Power Electronics*, 28(1):176–198, January 2013. ISSN 0885-8993. doi: 10.1109/TPEL.2012. 2197867. - [2] TA Meynard and H Foch. Multilevel choppers for high voltage applications. *European Power Elec-tronics (EPE) Journal*, 2(1):45–50, Mar. 1992. - 20 [3] M. Antivachis, D. Bortis, L. Schrittwieser, and J. W. Kolar. Three-Phase Buck-Boost Y-Inverter with Wide DC Input Voltage Range. In *Proc. of the IEEE Applied Power Electronics Conference and Exposition (APEC)*, pages 1492–1499, Mar. 2018. - [4] M. Antivachis, D. Bortis, D. Menzi, and J. W. Kolar. Comparative evaluation of y-inverter against three-phase two-stage buck-boost dc-ac converter systems. In *Proc. of* - 25 the IEEE International Power Electronics Conference (IPEC ECCE Asia), pages 181–189, May 2018. - [5] E. Candan, A. Stillwell, N. C. Brooks, R. A. Abramson, J. Strydom, and R. C. N. Pilawa-Podgurski. A 6-level flying capacitor multi-level converter for single phase bucktype power factor correction. In *Proc. of the IEEE Applied Power Electronics Conference and Exposition (APEC)*, pages 1180–1187, Mar. 2019. - [6] Y. Zhang, H. Jin, and Y. Zhang. Full-duty-cycle regulated three-level ac/ac converter with self- following flying capacitor. *IEEE Access*, 6:48428–48437, Aug. 2018. - [7] Z. Ye, Y. Lei, Z. Liao, and R. C. N. Pilawa-Podgurski. Investigation of capacitor voltage balancing in practical implementations of flying capacitor multilevel converters. - 35 In 2Proc. of the IEEE Workshop on Control and Modeling for Power Electronics (COMPEL), pages 1–7, July 2017. [8] M. Khazraei, H. Sepahvand, K. A. Corzine, and M. Ferdowsi. Active capacitor voltage balancing in single-phase flying-capacitor multilevel power converters. *IEEE Transactions on Industrial Electron- ics*, 59(2):769–778, Feb. 2012. ## Summary 5 [0009] It is therefore an aim of the present disclosure to provide a bidirectional three-phase (multi-phase) electrical AC/DC converter having improved system performance compared to two-level bridge-leg converters. It is an aim of the present disclosure to provide an electrical converter of the above type having a reduced passive component number. 10 [0010] According to a first aspect of the invention, there is therefore provided an electrical converter as set out in the appended claims. Electrical converters as described herein are operable for converting between an AC signal having at least three phase voltages and a DC signal, and can therefore be used for bidirectional power flow. 15 [0011] An electrical converter according to the present disclosure comprises at least three AC terminals, a first and a second DC terminal, a control unit, and at least three converter modules coupled to a respective one of the at least three AC terminals. Each of the at least three converter modules comprises a first converter stage comprising a first switch node, a second converter stage comprising a second switch node, a first inductor, and a first capacitor. The first and second switch nodes are connected to opposite terminals of the first inductor. The respective one of the at least three AC terminals and the second DC terminal are connected to opposite terminals of the first capacitor. The second DC terminal forms a star-point of the first capacitors of the at least three converter modules. The first converter stage is advantageously coupled between the first capacitor and the first switch node and the first and second DC terminals. [0012] According to a first aspect, the first converter stage and the second converter stage each comprise a flying capacitor circuit comprising at least one flying capacitor (also referred to as floating capacitor) operably coupled to the respective first and second switch nodes. [0013] The at least one flying capacitor of the first converter stage advantageously comprises terminals connected to the respective AC terminal and to the second DC terminal (i.e., the at least one flying capacitor is connected across the first capacitor) through first active switching devices. The terminals of the at least one flying capacitor of the first converter stage are advantageously connected to the first switch node through the first active switching devices. The first active switching devices are advantageously series connected between the respective AC terminal and the second DC terminal. The first switch node advantageously forms a midpoint node of the series connected first active switching devices. Advantageously, each converter module comprises a second capacitor having a first terminal connected to the first DC terminal and a second terminal connected to the second DC terminal. The at least one flying capacitor of the second converter stage advantageously comprises terminals connected to the first DC terminal and to the second DC terminal (i.e., the at least one flying capacitor is connected across the second capacitor) through second active switching devices. The terminals of the at least one flying capacitor of the second converter stage are advantageously connected to the second switch node through the second active switching devices. The second active switching devices are advantageously series connected between the first DC terminal and the second DC terminal. The second switch node advantageously forms a midpoint node of the series connected second active switching devices. The above electrical converter advantageously combines multi-level converter stages (as compared to two-level converter stages) with a phase modularity. This makes control more simple since each module can be controlled independently. Furthermore, the topology allows for reducing the voltage over the active switching devices of the flying capacitor circuits increasing service life and switching efficiency. Yet additionally, the number of components compared to conventional two-stage buck-boost AC/DC converters can be reduced. 20 [0016] According to a second aspect, one challenge of the above electrical converter is the regulation of the voltage across the flying capacitors of the first converter stage, which experience a varying voltage between the respective AC terminal and the second DC terminal (i.e., the star-point of the first capacitor). The present disclosure contemplates various possibilities for regulating this voltage in a safe way. 30 **[0017]** According to a first embodiment, the control unit is configured to operate the first converter stage and the second converter stage simultaneously in order to regulate a voltage across the at least one flying capacitor of the first converter stage. Advantageously, the control unit is configured to permanently (i.e., both in buck mode and in boost mode) operate the first active switching devices through PWM. 35 Advantageously the control unit is configured to permanently operate both the first converter stage (the first active switching devices) and the second converter stage (the second active switching devices) through PWM. This allows to regulate the voltage across the at least one flying capacitor of the first converter stage, thereby preventing voltage imbalances, in particular during boost mode, more particularly when a voltage across the first capacitor (between the respective AC terminal and the second DC terminal) is smaller than a voltage across the at least one flying capacitor of the first converter stage. [0018] According to an advantageous second embodiment, the control unit is configured to operate each of the converter modules such that a flying capacitor voltage across the at least one flying capacitor of the first converter stage is clamped to a first voltage across the first capacitor when the first voltage drops below the flying capacitor voltage. This can readily be obtained by appropriate operation of the first switching devices. [0019] The electrical converter according to the second embodiment allows for obtaining unique voltage reference values leading to improved system performance with a reduced number of passive components. By appropriate clamping of the flying capacitor voltages as described, flying capacitor voltages can be maintained within safe limits thereby preventing voltage imbalances and allowing to obtain an appropriate flying capacitor voltage sharing and maintain high performance and safe operation of the electrical converter. Another advantage of the second embodiment is that the first and second converter stages can be PWM operated mutually exclusively, and hence, e.g. for a three-phase AC to DC converter, only three out of six stages operate at any given point of time, thereby considerably reducing switching losses and increasing service life of the active components. 20 35 [0020] According to a third embodiment, the at least one flying capacitor of the first converter stage is connected to the second DC terminal through an active bidirectional switch (e.g., with bidirectional current blocking capability). Advantageously, all the first active switching devices arranged between the terminal of an innermost flying capacitor of the first converter stage (i.e. closest to the first switch node) and the second DC terminal are active bidirectional switches. This allows to effectively disconnect the flying capacitor(s) of the first converter stage from the second DC terminal and prevent discharge of the flying capacitors of the first converter stage during boost mode operation (when the voltage across the first capacitor drops below the voltage across the respective flying capacitor). Hence, the voltage across the at least one flying capacitor of the first converter stage can be maintained steady in boost mode of operation. It will be convenient to note that this would not be possible when utilizing unidirectional switching devices, since the internal anti-parallel diodes of unidirectional active switching devices would start to conduct when the voltage across the first capacitor drops below the voltage across the respective flying capacitor thereby discharging the flying capacitor. [0021] Advantageously, according to a third aspect, the electrical converter comprises a protection circuit comprising a first balancing capacitor connecting the at least one flying capacitor to the respective one of the at least three AC terminals through a first normally-closed switch. In addition, or alternatively, the protection circuit comprises a second balancing capacitor connecting the at least one flying capacitor to the second DC terminal through a second normally-closed switch. In addition or alternatively, the protection circuit comprises a third normally-closed switch connected between the second switch node and the second DC terminal. The control unit is advantageously configured to disable the normally-closed switches during normal operation. Such a protection circuit acts as a passive balancing circuitry allowing for imposing safe voltage sharing among the flying capacitor stages to assure safety even when the power semiconductors cannot be actively controlled (e.g. in failure mode or during system initialization). [0022] Advantageously, according to a fourth aspect, the control unit is configured to operate a converter module, such that the second converter stage is disabled, and the first switch node is clamped to the second DC terminal when a voltage between the first and second DC terminals is zero during a start-up operation. Alternatively, or in addition, the control unit is configured to operate a converter module, such that a voltage across the at least one flying capacitor of the second converter stage is clamped to a DC voltage between the first and second DC terminals during a ramp up of the DC voltage. These measures, alone or in combination, allow a controlled ramp-up of the DC voltage, while maintaining the flying capacitor voltages within safe bounds. [0023] Above second to fourth aspects, taken alone or in any suitable combination, can be combined with the first aspect to yield advantageous embodiments. 30 **[0024]** According to a further aspect of the present disclosure, there is provided an electric motor drive system as set out in the appended claims. [0025] According to a yet a further aspect of the present disclosure, there is provided an electric battery charging system, as set out in the appended claims. [0026] According to a further aspect of the present disclosure, a method for converting between an AC signal having at least three phase voltages and a DC signal is described herein. ### Brief description of the figures [0027] Aspects of the invention will now be described in more detail with reference to the appended drawings, wherein same reference numerals illustrate same features. 5 **[0028]** Figure 1 represents an exemplary topology of a three-level flying capacitor AC/DC converter interfacing a three-phase grid and a DC source (e.g. a solar panel) or load (e.g. an electric vehicle battery or a passive load). [0029] Figure 2 represents an exemplary topology of one converter module of the AC/DC converter of Fig. 1. 10 **[0030]** Figure 3 represents the voltage waveforms and PWM control signals for operating the converter module of Fig. 2. [0031] Figure 4 represents the duty cycles corresponding to the voltage waveforms of Fig. 3. [0032] Figure 5 represents an exemplary embodiment of a control unit for operating the converter module of Fig. 2. The control unit implements a cascaded control structure, and possible measurements are indicated. [0033] Figures 6A-D represent simulation results of the resulting closed loop circuit. Fig. 6A shows the duty cycle waveforms. Figures 6B and 6C show the voltage waveforms. Figure 6D shows the current waveforms. 20 **[0034]** Figure 7 represents an exemplary topology of a three-level flying capacitor Y-inverter used for driving an AC motor. [0035] Figure 8 represents a cascaded speed control scheme for the three-level flying capacitor Y-inverter of Fig. 7. [0036] Figure 9 represents the converter module topology of Fig. 2 comprising a passive protection circuit. [0037] Figure 10 represents steps of an exemplary start-up procedure of the converter as described herein, in case of a passive load. [0038] Figure 11 represents a DC voltage control scheme that can be used in step 2 of the converter start-up procedure of Fig. 10. 30 **[0039]** Figure 12 represents closed loop circuit simulation waveforms of the converter of Fig. 2 during a start-up procedure according to Fig. 10. The upper graph represents duty cycles; the middle graph represents voltages and the lower graph represents currents. [0040] Figure 13 represents a topology of a converter module of a hybrid flying capacitor converter according to aspects of the present disclosure having (2*N* – 1, 2*M* – 1) voltage levels. **[0041]** Figure 14 represents AC-side (fA) and DC-side (fB) flying capacitor waveforms for a five-level flying capacitor converter according to aspects of the present disclosure. [0042] Figure 15 represents a battery charging system comprising an electrical converter as described herein. ## **Detailed Description** [0043] The present disclosure describes a three-phase bidirectional multilevel (ML) flying capacitor (FC) buck-boost AC/DC converter – further denoted as FC Y-rectifier (FC-YR) – which is applicable in any of the above mentioned application fields. The FC-YR combines the advantages of FC converter bridge-legs (i.e. improved system performance compared to two-level bridge-legs) and the Y-inverter (i.e. single-stage energy conversion and reduced passive component number). [0044] In one embodiment, the FC-YR features FC voltages showing unique, time varying reference values, while the respective power semiconductors are high-frequency switched only in one of the two bridge-legs at a time, making it impossible to rely solely on passive FC voltage balancing. In this case, the circuit structure requires a dedicated modulation and control strategy to assure high performance and safe operation, which are described in detail further below. In addition, or alternatively, to allow a controlled ramp-up of the DC voltage, while maintaining all FC voltages within safe bounds, a dedicated modulation strategy and 20 control structure for the start-up of the system can be included, as described further below. In addition, or alternatively, to assure safety even when the power semiconductors cannot be actively controlled (e.g. in failure mode or during system initialization), a passive balancing circuitry, which imposes safe voltage sharing among 25 the FC stages can be included, as described further below. [0045] Referring to Fig. 1, the three-phase bidirectional three-level flying capacitor AC/DC converter 10 comprises a main power circuit that interfaces the grid AC voltages u<sub>a</sub>, u<sub>b</sub>, u<sub>c</sub> applied at AC terminals a, b, c, and the DC voltage U<sub>dc</sub> across DC terminals P, N, which in operation can be connected to an active or passive DC source or load 9. Converter 10 comprises three identical flying capacitor DC-DC buckboost converter modules 11, of which one such module is shaded grey. An inductive input filter L<sub>q</sub> can be provided at the AC terminals as known in the art. [0046] Each of the converter modules 11 comprises an AC terminal a, b, or c for connecting to the respective phase of the three-phase AC grid and comprises an AC-side capacitor $C_a$ connecting the AC terminal to the negative DC link terminal n hence forming a common star Y-point amongst the three phases. The potential of each AC terminal a, b, c, is strictly defined with respect to n and is independent of the remaining two phases. As a result, each converter module can be operated autonomously, as an equivalent single-phase converter. [0047] The voltages between the AC terminals and the negative DC link terminal n, i.e. the voltages across the capacitor $C_a$ , denoted $u_{an}$ , (and for the two other phases b, c: $u_{bn}$ , and $u_{cn}$ ) are strictly positive allowing the converter modules to be operated as DC/DC converters. Since the common-mode offset $u_{CM} = 1/3$ ( $u_{an} + u_{bn} + u_{cn}$ ) has no corresponding current path, sinusoidal grid currents $i_a$ , $i_b$ , $i_c$ can be regulated. $u_{CM}$ is only constrained by the requirement of strictly positive terminal voltages and can be used to enable e.g. Discontinuous Pulse Width Modulation (DPWM). [0048] The three converter modules 11 of the converter 10 are hence operated independently and therefore the topology and operation is explained in detail only for converter module 11 linked to AC terminal a which is represented in Fig. 2. In the following, rectifier operation is described, even though it will be apparent to the skilled person that inverter operation can be obtained in likewise fashion. [0049] Converter module 11 comprises two stages 12 and 13. Each stage 12, 13 is advantageously formed of a flying capacitor converter circuit with $C_{fj}$ with j = 1, 2, ..., M-1 flying capacitors and hence achieving M+1 voltage levels ( $M \ge 1$ ). 20 **[0050]** In the exemplary embodiment of Fig. 2, stage 12 is connected across the AC-side capacitor C<sub>a</sub> on one side and comprises a switch node A on the other side, in between which a flying capacitor circuit comprising at least one flying capacitor C<sub>fA</sub> is arranged. Active switches T<sub>A1</sub>, T<sub>A2</sub>, T'<sub>A1</sub>, T'<sub>A2</sub> connect the terminals of flying capacitor C<sub>fA</sub> between the terminals of C<sub>a</sub> (i.e., the AC terminal and the negative DC link *n*) and the switch node A. [0051] Stage 13 comprises, on one side a switch node B, and is connected, on the other side, to the DC terminal P and the negative DC link terminal n (which forms DC terminal N). Advantageously, a DC side capacitor $C_{\rm dc}$ is provided, whose terminals are connected to P and N, respectively. A flying capacitor circuit comprising at least one flying capacitor $C_{\rm fB}$ is arranged between switch node B and the DC terminals P and N (n). Active switches $T_{\rm B1}$ , $T_{\rm B2}$ , $T'_{\rm B1}$ , $T'_{\rm B2}$ connect the terminals of flying capacitor $C_{\rm fB}$ between switch node B and the DC terminals P, N (advantageously the terminals of $C_{\rm dc}$ ). [0052] Switch nodes A and B are connected to opposite terminals of a physical inductor *L*. [0053] The above topology allows for obtaining buck-boost AC/DC conversion for each of the three phases a, b, c separately. As will be explained in detail below, stage 12 is operated when buck converter operation is required, whereas stage 13 is operated when boost converter operation is required. The buck and boost stages are advantageously operated in a mutually exclusive fashion, meaning that only one of the two stages 12, 13 are pulse width modulated at a point of time, while the other stage has its switch node A, B clamped to the respective AC terminal, e.g. a, and the positive DC terminal P, respectively. By so doing, single-stage high-frequency energy conversion can be obtained, leading to improved performance. [0054] Referring to Fig. 3, in order to achieve single-stage high-frequency energy conversion, the converter module 11 is working depending on the instantaneous modulation depth $m(t) = u_{an}(t)/U_{dc}$ (i.e. the input-output voltage ratio) in one of the two possible operation modes: boost operation, and buck operation. 10 20 [0055] Boost operation mode (of converter module 11 linked to AC terminal a) is selected when the respective phase input voltage $u_{\rm an}$ is lower than $U_{\rm dc}$ . The upper switches $T_{\rm A1}$ and $T_{\rm A2}$ of the buck bridge are permanently turned on and hence the switch node A of stage 12 is clamped to the AC terminal voltage. The boost stage 13 is controlled through pulse width modulation (PWM) such that the voltage of switch node B has a local average value (i.e. averaged over one pulse period) equal to the AC terminal voltage. In this mode of operation, a second order input filter is advantageously formed by the phase inductor L and the AC-side capacitor $C_{\rm a}$ . Buck operation mode is selected when $u_{\rm an}$ exceeds $U_{\rm dc}$ . The upper switches $T_{\rm B1}$ and $T_{\rm B2}$ of the boost bridge are permanently turned on and the switch node B of the boost stage 13 is clamped to the positive DC link rail (terminal P). Stage 12 is now PWM operated in order to step down the AC terminal voltage, such that the voltage of switch node A has a local average value equal to the DC voltage $U_{\rm dc}$ . In this operation mode, solely the AC-side capacitor $C_{\rm a}$ is acting as an input filter and the inductor current $i_{\rm La}$ shows an elevated fundamental (local average) current $(i_{\rm La}) \geq i_{\rm a}$ . [0057] The active switches T<sub>A1</sub>, T<sub>A2</sub>, T'<sub>A1</sub>, T'<sub>A2</sub> of the buck stage 12 and T<sub>B1</sub>, T<sub>B2</sub>, T'<sub>B1</sub>, T'<sub>B2</sub> of the boost stage 13 are advantageously semiconductor switching devices, e.g. Field Effect Transistors (FETs), in particular MOSFET devices. [0058] Accordingly, the stages 12, 13 of converter module 11 are operated with time varying duty cycles $d_A$ of the buck stage 12 and $d_B$ of the boost stage 13 which can be defined by: $$d_A(t) = \min\left(1, \frac{1}{m(t)}\right)$$ $$d_B(t) = \min(1, m(t)).$$ The duty cycles are graphically represented in Fig. 4. These duty cycles ensure the mutually exclusive high-frequency operation of buck and boost stages 12, 13 respectively. Also, as can be seen from Fig. 4, both duty cycles $d_A$ and $d_B$ are advantageously continuous, allowing a simple control structure, avoiding transient oscillations during the changeover of the modulation regions. [0059] The duty cycles $d_A$ and $d_B$ are fed into both half-bridges of stage 12 and 13 respectively. During PWM operation of either stage 12 and 13, the active switches arranged at opposite positions in the bridge are operated in inverse synchronized mode, e.g. when $T_{A1}$ is turned on, $T'_{A1}$ is turned off and vice versa. Same 10 holds for the switch pairs $T_{A2}$ and $T'_{A2}$ , $T_{B1}$ and $T'_{B1}$ , $T_{B2}$ and $T'_{B2}$ . The PWM control signals for the active switches can be generated in a known manner using, for the case of two switch pairs for each half-bridge, 180° phase shifted PWM carriers for the outer (i.e. $T_{A1}$ and $T'_{A1}$ in stage 12) and inner (i.e. $T_{A2}$ and $T'_{A2}$ in stage 12) half-bridges of each stage (Fig. 3). More generally, if the stage comprises M-1 flying capacitors $C_{fj}$ with 15 j = 1, 2, ..., M-1, the PWM control signals for driving two consecutive switch pairs can be phase shifted by 360°/M. By doing so, the inductor current $i_{La}$ equally charges and discharges the flying capacitors during one switching period and natural balancing of the flying capacitor voltages can be obtained. As a result, M+1 different voltage levels can be obtained at the switch node. 20 **[0060]** Present inventors have however observed that the natural balancing only holds if the respective stage is high-frequency operated. If the converter module 11 is running e.g. in buck operation (i.e. m > 1), the switch node B of stage 13 is clamped to the positive DC link rail (DC terminal P) and $C_{\rm fB}$ is bypassed and hence remains at constant voltage. Given the ideally constant FC voltage $U_{\rm fB} = U_{\rm dc}/2$ (cf. Fig. 3), the operation of the boost stage 13 is found to be unproblematic and greatly resembles a multilevel flying capacitor voltage source rectifier. [0061] In contrast, maintaining the stage 12 FC voltage at $u_{fA} = u_{an}/2$ is only possible during buck operation, and the key time instances for the voltage regulation of $C_{fA}$ are highlighted in Fig. 3. When starting boost operation at position ①, 30 $C_{fA}$ is bypassed and its voltage remains constant at $u_{fA} = U_{dc}/2$ . More critical, at position ②, the antiparallel diode of $T'_{A1}$ starts conducting once the input voltage $u_{an}$ falls below $u_{fA}$ , parallelling $C_a$ and $C_{fA}$ . Accordingly, $C_{fA}$ is fully discharging until position ③. There, the voltage $u_{an}$ starts to rise again and $T'_{A1}$ builds up voltage, while $C_{fA}$ would remain fully discharged if no further measures would be taken, resulting in a massive blocking voltage imbalance between the half-bridges of stage 12, when starting buck operation in the subsequent AC period. [0062] According to an aspect of the present disclosure, hence a modulation scheme for the converter module 11 (and stage 12 in particular) comprises the simultaneous turn-on of $T_{A1}$ and $T'_{A1}$ when $u_{fA} < U_{dc}/2$ , allowing $C_{fA}$ to be actively clamped to $C_a$ when $u_{an}$ starts rising again at position 3 and is only released once the desired FC voltage level is reached at position 4. By so doing, equal voltage sharing of the switches of stage 12 can be obtained when entering again buck operation in the subsequent AC period. [0063] In a practical realization, a hysteresis block for the clamping logic is advantageously used to assure that the antiparallel diode of $T'_{A1}$ is already conducting at the turn-on instance of $T'_{A1}$ , hence assuring zero-voltage switching and avoiding transient oscillations when paralleling $C_a$ and $C_{fA}$ . [0064] Referring to Fig. 5, the converter 10 comprises a control unit 15 to implement the above modulation strategy. The control unit can comprise individual control modules for operating the different converter modules 11 autonomously. One such control module 16 for operating one converter module 11, e.g. the converter module linked to AC terminal a, is shown schematically in Fig. 5. [0065] The control unit 15 is advantageously configured to perform power factor correction (PFC) rectifier control with a cascaded control structure as known in the art. Measurement means are advantageously provided for measuring the AC grid voltages $u_a$ , $u_b$ , $u_c$ and grid currents $i_a$ , $i_b$ , $i_c$ , and the inductor current $i_{La}$ . On the DC side, measurement means are advantageously provided for measuring the DC terminal voltage $U_{dc}$ and advantageously the DC terminal current $I_{dc}$ . These measurements are advantageously input to control unit 15. 20 30 [0066] Sinusoidal grid current references $i_a^*, i_b^*, i_c^*$ are derived based on the DC voltage error and the measured AC voltages $u_a, u_b, u_c$ . Then, the AC terminal voltage references $u_{an}^*, u_{bn}^*, u_{cn}^*$ are set in order to enforce the required grid currents. These AC terminal voltage references are fed to the respective control modules 16 for operating each converter module individually. [0067] The control module 16 comprises an AC voltage control block 161, an inductor current control block 162, and a modulator 163. The output signal of the inductor current control block 162 is fed into the modulator 163, generating duty cycles for the mutually exclusive operation of buck stage 12 and boost stage 13. [0068] The control signals for the active switches $T_{A1}$ , $T_{A2}$ , etc. are then generated using PWM blocks 164 and 165. The clamping logic for the buck stage 12 as described in the present disclosure is advantageously implemented in PWM control block 164. [0069] To enforce the desired time-varying voltage waveform of $C_{fA}$ (cf. Fig. 3), an additional flying capacitor voltage control block 166 is advantageously added to regulate the voltage $u_{fA}$ across the flying capacitors of stage 12. This can be done in a known manner by slightly changing the duration of the redundant flying capacitor charging and discharging intervals by means of a correction duty cycle $d_{cor}$ which is imposed on the duty cycle $d_A$ of stage 12, as further described in [8]. By so doing, a possible insufficient natural FC voltage balancing performance of the stage 12, which may be dependent on how good the capacitor $C_a$ resembles a voltage source, e.g. arising due to dynamic capacitance limitations for $C_a$ , is obviated. [0070] The resulting closed loop circuit simulation duty cycle, current and voltage waveforms are shown in Fig. 6A-C, for $\hat{u}_{ac}$ = 325 V, $U_{dc}$ = 400 V and output power P = 9 kW. As can be observed, sinusoidal grid currents can be achieved, verifying the selected control structure displayed in Fig. 5, where the transition from buck to boost operation (and vice versa) is completely seamless. The FC voltages follow closely the desired voltage profile shown in Fig. 3 despite a substantial high-frequency voltage variation. 10 20 25 30 35 [0071] Referring now to Fig. 7, as the converter modules, and in particular stages 12 and 13 allow for bidirectional power flow, a same converter structure as converter 10 can also be employed as an inverter 20, e.g. where a three-phase AC motor 29 is powered from a DC source. As with rectifier applications described hereinabove, the inverter 20 is formed as a three-level flying capacitor Y-inverter with autonomously operating converter modules 21 (one such converter module being shaded grey). [0072] A closed-loop control structure for the inverter 20, in particular for operation as a variable speed drive is outlined in Fig. 8. Speed control based on the angular speed reference $\omega^*$ and measured value $\omega$ is performed in a dq frame (the rotor angle $\in$ is used for the coordinate transformation), yielding the differential mode converter terminal voltage references $u_a^*, u_b^*, u_c^*$ . Adding the desired common mode voltage reference, the terminal voltage references with respect to the negative DC link terminal $u_{an}^*, u_{bn}^*, u_{cn}^*$ result and the subsequent phase module control structure is identical to the control strategy of a Y-rectifier as shown in Fig. 5. [0073] In certain operating conditions (e.g. failure mode or during system initialization), the switching devices of stages 12 and 13 are (or need to be) disabled and cannot be actively controlled. Still, the grid line-to-line voltage is impressed on the AC terminals. Since the antiparallel diodes of the stage 12 semiconductor switching devices prevent negative voltages $u_{an}$ and $u_{fA}$ , a minimum constant offset $u_{CM} = \hat{u}_{ac}$ is established. In this case, flying capacitor clamping according to the modulation strategy as described herein in relation to Fig. 3 is not possible. To obviate such inconvenience, a passive protection circuit is advantageously provided. The passive protection circuit is configured to impose a safe voltage sharing among the semiconductor switches of stage 12. In one possible embodiment of the passive protection circuit, a balancing resistor is used for voltage balancing the flying capacitors. However, this approach would result in substantial losses. Referring to Fig. 9, an advantageous embodiment of a passive protection circuit 17 according to an aspect of the present disclosure is to connect balancing capacitors $C_p$ with normal-closed (normal-on) switches $T_p$ in parallel with the semiconductor switches $T_{A1}$ and $T_{A1}$ . In other words, the normal-closed (depletion mode) semiconductor switches $T_p$ series connect the balancing capacitors $C_p$ with the flying capacitor $C_{fA}$ and assure equal voltage sharing among the stage 12 semiconductors, while the stage B is clamped to the negative DC link rail to avoid an uncontrolled charging of the DC link. The capacitance value of $C_p$ is advantageously selected such that equal AC voltage sharing results among the stage 12 semiconductor switches, while the antiparallel diodes also establish equal DC bias voltage sharing. [0075] In addition, or alternatively, a normal-closed semiconductor switch $T_{\rm p}$ is advantageously provided connecting the switch node B of stage 13 to the negative DC link rail in order to prevent an uncontrolled rise of $U_{\rm dc}$ , while pre-charging resistors $R_{\rm pr}$ with bypass switch limit inrush currents when connecting the input filter of the converter to the three-phase grid. 20 [0076] In normal operation, the pre-charging resistors are bypassed with switches $T_{\rm pr}$ , and the normal-closed semiconductor switches $T_{\rm p}$ are disabled. The clamping modulation as described herein then allows to ensure that all FC voltages remain within safe boundaries. The output capacitance of the normal-closed semiconductor switches is in parallel with $T_{\rm A1}$ and $T'_{\rm A1}$ , hence increasing the switching losses of stage 12. However, normal-closed semiconductor devices with high on-state resistance (and hence low parasitic capacitance) can be selected due to the low current stresses in passive balancing operation. [0077] The passive protection circuitry shown in Fig. 9 advantageously protects the semiconductors from critical overvoltages, limits input filter inrush currents and avoids an uncontrolled pre-charging of the DC output voltage during system initialization when connecting to the three-phase grid. 35 **[0078]** As soon as the controller is initialized, the normal-closed semiconductor switches $T_p$ of the protection circuit are disabled. However, in case of a passive load (with initially zero DC link voltage) PFC rectifier operation with sinusoidal grid currents is not possible for $U_{dc} \le U_{dc,min}$ . [0079] According to an advantageous aspect of the present disclosure, a dedicated start-up procedure is provided in order to avoid excessive semiconductor voltage stresses while ramping up the DC link voltage in a controlled manner. [0080] The start-up procedure advantageously comprises four steps, which will be described in relation to Fig. 10. A first step relates to converter operation when the DC link voltage $U_{\rm dc}=0$ V. $T'_{A1}$ and $T'_{A2}$ are permanently turned on and $T_{A2}$ is permanently disabled to clamp the switch node A of stage 12 to the negative DC link rail and therefore prevent DC link charging currents. Additionally, an active clamping strategy is advantageously used to limit the maximum stage 12 semiconductor blocking voltage. As the power semiconductors are not yet PWM operated, $C_{fA}$ is clamped to the input capacitor (i.e. $T_{A1}$ and $T'_{A1}$ on) if a certain condition on the AC side capacitor voltage $u_{an}$ with respect to the negative DC link rail is met, in particular if $u_{an} < \frac{1}{2}u_{an,max} = \hat{u}_{ac}$ , to achieve an equal maximum semiconductor blocking voltage sharing for stage 12. The stage 13 semiconductor switches remain permanently disabled in this initial state. Still referring to Fig. 10, a second step relates to converter operation when the DC link voltage increases up to a predetermined threshold value $U_{dc,min}$ , where advantageously the DC link voltage reference $U_{dc}^* > U_{dc,min}$ . As soon as $U_{dc}$ increases beyond 0 V, $C_{fB}$ is clamped to the DC link capacitor $C_{dc}$ by turning $T_{B1}$ and $T'_{B1}$ permanently on, while the inner half-bridge of stage 13 ( $T_{B2}$ and $T'_{B2}$ ) remains disabled. In this case, the antiparallel diodes of $T_{B2}$ and $T'_{B2}$ can represent a diode rectifier. By applying PWM pulses to the inductor terminal connected to the switch node A of stage 12 (i.e. stepping down the AC side capacitor voltage $u_{an}$ which is impressed by the grid line-to-line voltages), the DC link voltage can be ramped up. This is advantageously performed in discontinuous conduction mode. An exemplary embodiment of a corresponding control scheme for step 2 is represented in Fig. 11. [0082] Since the clamping modulation of the flying capacitor $C_{1A}$ of stage 12 as described herein requires a minimum load current, the modified clamping modulation strategy from step 1 is maintained in step 2. Accordingly, only $T_{A2}$ and $T'_{A2}$ are PWM operated if $u_{an} \le 1/2u_{an,max} = \hat{u}_{ac}$ . Then, if $u_{an} > 1/2u_{an,max}$ , stage 12 is operated as a quasi two-level bridge-leg, where $T_{A1}$ and $T_{A2}$ receive identical PWM signals and the FC voltage $u_{fA}$ remains constant. 35 **[0083]** As soon as $U_{dc} \ge U_{dc,min}$ (step 3), standard PFC operation with sinusoidal grid current control according to Fig. 5 is possible, while the DC link voltage is further ramped up towards its nominal value. Steady-state operation is achieved in step 4 when $U_{dc}$ attains the nominal value of $U_{dc}^*$ . [0084] The resulting converter waveforms from a closed loop circuit simulation are presented in Fig. 12, where the DC link voltage $U_{\rm dc}$ is linearly ramped up to 400 Vm, while the semiconductor blocking voltage stresses remain balanced, hence confirming the presented start-up strategy for the converters according to the present invention. [0085] In contrast, for e.g. a FC Y-Inverter variable speed drive as described in relation to Fig. 7 no special start-up strategy is required due to the attached DC voltage source and the terminal voltages can be gradually ramped up with increasing motor speed using the control structure depicted in Fig. 8. In this invention disclosure, the modulation strategy, control structure, passive protection circuitry, as well as the start-up control scheme are discussed in detail for the three-level Y-rectifier. However, the findings are of generic nature and can also be applied to higher level number FC Y-rectifiers, or also to inverter applications. In particular, it will be convenient to note that the concepts described in the present disclosure are not limited to a three-level flying capacitor converter, but can be applied for any number of voltage levels. Fig. 13 shows the circuit structure of a converter module having a (N + 1, M + 1)-level FC converter with stage 12 flying capacitors $C_{f\beta_i}$ , j = 1 to N-1 and stage 13 flying capacitors $C_{f\beta_i}$ , l = 1 to M-1, in which N and M need not be identical, i.e. a hybrid converter with different voltage levels for stage 12 and 13 is possible. 20 30 Referring to Fig. 14, the flying capacitor clamping modulation strategy as described hereinabove in relation to a three-level flying capacitor circuit (comprising one flying capacitor $C_{fA}$ ), can be readily applied to flying capacitor circuits with more than three voltage levels. The clamping modulation is shown in Fig. 14 in relation to a five-level flying capacitor circuit. The AC side flying capacitor voltage waveforms are shown for buck and boost operation. Once buck operation ends and the converter passes to boost mode (i.e. at position ① where $u_{an} < U_{dc}$ ), all AC side FCs are bypassed and the respective FC voltages remain constant. Each FC is clamped to AC side capacitor $C_a$ once $u_{an}$ drops below the respective FC voltage value, which is different for each FC. Time instances (2.1), (2.2), (2.3) indicate the start and (4.1), (4.2), (4.3) indicating the respective end of the clamping periods of the respective FC. [0088] In an alternative embodiment to the above topology and control strategy, the topology of Fig. 2 can be changed by replacing switch T'<sub>A1</sub> with a bidirectional switch. Referring again to Fig. 3, the bidirectional switch can be turned off between time positions ② and ④, hence preventing discharge of $C_{\text{fA}}$ . This allows $u_{\text{fA}}$ to remain constant in boost operation. This embodiment, however, would increase the component count and possibly lead to increased conduction losses compared to the previous case. - Referring to FIG. 15, a battery charging system 700 comprises a power supply unit 704. The power supply unit 704 is coupled on one side to the AC grid through terminals a, b, c and on the other side (at terminals P', N') to an interface 702, e.g. comprising a switch device, which allows to connect the power supply unit 704 to a battery 703. The power supply unit 704 comprises any one of the electrical converters, e.g. converter 10, as described hereinabove and can comprise a further converter stage 701, which in the present system is a DC-DC converter. The power supply unit 704, e.g. the converter stage 701, can comprise a pair of coils which are inductively coupled through air (not shown), such as in the case of wireless power transfer. Alternatively, the DC-DC converters are 701 can comprise or consist of one or more possibly isolated DC-DC converters. In some cases, the interface 702 can comprise a plug and socket, e.g. in wired power transfer. Alternatively, the plug and socket can be provided at the input (e.g., at nodes a, b, c). [0090] Aspects as described herein are set out in the following numbered clauses. - Electrical converter (10, 20) for converting between an AC signal having at least three phase voltages and a DC signal, comprising: at least three AC terminals (a, b, c), a first and a second DC terminal (P, N), a control unit (15), node (B), 30 at least three converter modules (11) coupled to a respective one 25 of the at least three AC terminals, wherein each of the at least three converter modules comprises: a first converter stage (12) comprising a first switch node (A), a second converter stage (13) comprising a second switch a first inductor (L), wherein the first and second switch nodes are connected to opposite terminals of the first inductor, a first capacitor $(C_a)$ , wherein the respective one of the at least three AC terminals and the second DC terminal are connected to opposite terminals of the first capacitor, such that the second DC terminal forms a star-point (n) of the first capacitors $(C_a)$ of the at least three converter modules, characterised in that the first converter stage (12) and the second converter stage (13) each comprise a flying capacitor circuit comprising at least one flying capacitor ( $C_{fA}$ , $C_{fB}$ ) operably coupled to the respective first and second switch nodes (A, B). 2. Electrical converter of clause 1, wherein the control unit (15) is configured to operate each of the converter modules (11) such that a flying capacitor voltage (u<sub>fA</sub>) across the at least one flying capacitor of the first converter stage is clamped to a first voltage (u<sub>an</sub>) across the first capacitor when the first voltage (u<sub>an</sub>) drops below the flying capacitor voltage (u<sub>fA</sub>). 5 10 25 30 35 - 3. Electrical converter of clause 1, wherein the at least one flying capacitor ( $C_{fA}$ ) of the first converter stage (12) is connected to the star-point (n) through an active bidirectional switching device. - 4. Electrical converter of clause 3, wherein the control unit (15) is configured to turn off the active bidirectional switching device when the first voltage 15 (u<sub>an</sub>) drops below a flying capacitor voltage (u<sub>fA</sub>) across the at least one flying capacitor (C<sub>fA</sub>) of the first converter stage. - 5. Electrical converter of any one of the preceding clauses, wherein the control unit is configured to operate each of the converter modules such that a flying capacitor voltage (u<sub>fb</sub>) across the at least one flying capacitor (C<sub>fb</sub>) of the second converter stage is proportional to a DC voltage (U<sub>dc</sub>) across the first and second DC terminals. - 6. Electrical converter of any one of the preceding clauses, wherein the control unit comprises at least three control modules (16) coupled to a respective one of the at least three converter modules (11) and configured to operate the at least three converter modules independently. - **7.** Electrical converter of clause 6, wherein the at least three control modules (16) are configured to determine duty cycles (d<sub>A</sub>, d<sub>B</sub>) for operating the first and second converter stage of the respective converter module based on a voltage reference of the first capacitor (C<sub>a</sub>) of the respective converter module. - 8. Electrical converter of any one of the preceding clauses, wherein the control unit is configured to operate each of the at least three converter modules (11) according to a first mode of operation, wherein a DC voltage ( $U_{dc}$ ) across the first and second DC terminals is smaller than or equal to the first voltage ( $U_{an}$ ) of the respective first capacitor ( $C_a$ ), and according to a second mode of operation, wherein the DC voltage ( $U_{dc}$ ) is larger than the first voltage ( $U_{an}$ ). **9.** Electrical converter of any one of the preceding clauses, wherein the control unit is configured to operate the flying capacitor circuits of the first and second converter stages mutually exclusively via pulse width modulation. - 10. Electrical converter of any one of the preceding clauses, 5 wherein the first converter stage comprises a protection circuit (17), the protection circuit comprising a balancing capacitor (C<sub>p</sub>) connecting the at least one flying capacitor (C<sub>fA</sub>) of the first converter stage (12) to the respective one of the at least three AC terminals and/or to the second DC terminal through at least one first normally-closed switch (T<sub>p</sub>), the control unit (15) being configured to disable the at least one first normally-closed switch. - 11. Electrical converter of any one of the preceding clauses, wherein each of the at least three converter modules comprises a second normally-closed switch $(T_p)$ connected between the second switch node (B) and the star-point (n), the control unit (15) being configured to disable the second normally-closed switch. - 12. Electrical converter of any one of the preceding clauses, wherein the control unit (15) is configured to operate a converter module (11) of the at least three converter modules, such that the second converter stage (13) is disabled, and the first switch node (A) is clamped to the star-point (n) when a DC voltage (U<sub>dc</sub>) between the first and second DC terminals is zero during a start-up operation. 15 - 20 **13.** Electrical converter of clause 12, wherein a voltage $(u_{fA})$ across the at least one flying capacitor $(C_{fA})$ of the first converter stage is intermittently clamped to the first voltage $(u_{an})$ when the DC voltage $(U_{dc})$ is zero during a start-up operation. - 14. Electrical converter of any one of the preceding clauses, wherein the control unit is configured to operate a converter module of the at least three converter modules, such that a voltage (u<sub>fl</sub>) across the at least one flying capacitor (C<sub>fl</sub>) of the second converter stage (13) is clamped to a DC voltage (U<sub>dc</sub>) between the first and second DC terminals during a ramp up of the DC voltage. - 15. Electrical converter of any one of the preceding clauses, 30 wherein the first converter stage and the second converter stage comprise an equal number of the at least one flying capacitor (C<sub>fA</sub>, C<sub>fB</sub>). - 16. Electrical converter of any one of the clauses 1 to 14, wherein the first converter stage and the second converter stage comprise a different number of the at least one flying capacitor ( $C_{fA}$ , $C_{fB}$ ). 20 17. Electric motor drive system, comprising the electrical converter (20) of any one of the preceding clauses, wherein the control unit is configured to operate the electrical converter as a traction inverter. **18.** Battery charging system, in particular for charging electric vehicle drive batteries, wherein the battery charging system comprises a power supply, the power supply comprising the electrical converter (10) of any one of the clauses 1 to 16. 15 WO 2022/023527 PCT/EP2021/071398 # CLAIMS 21 Electrical converter (10, 20) for converting between an AC signal having at least three phase voltages and a DC signal, comprising: at least three AC terminals (a, b, c), a first and a second DC 5 terminal (P, N), a control unit (15), at least three converter modules (11) coupled to a respective one of the at least three AC terminals, wherein each of the at least three converter modules comprises: 10 a first converter stage (12) comprising a first switch node (A), a second converter stage (13) comprising a second switch node (B), a first inductor (L), wherein the first and second switch nodes are connected to opposite terminals of the first inductor. a first capacitor (Ca), wherein the respective one of the at least three AC terminals and the second DC terminal are connected to opposite terminals of the first capacitor, such that the second DC terminal forms a star-point (n) of the first capacitors (C<sub>a</sub>) of the at least three converter modules, characterised in that the first converter stage (12) and the second 20 converter stage (13) each comprise a flying capacitor circuit comprising at least one flying capacitor (C<sub>fA</sub>, C<sub>fB</sub>) operably coupled to the respective first and second switch nodes (A, B), and in that the control unit (15) is configured to operate each of the converter modules (11) such that a flying capacitor voltage (u<sub>fA</sub>) across the at least one flying capacitor of the 25 first converter stage is clamped to a first voltage (uan) across the first capacitor when the first voltage (uan) drops below a flying capacitor voltage level of the flying capacitor voltage (u<sub>fA</sub>) until the first voltage (u<sub>an</sub>) rises to the flying capacitor voltage level. - Electrical converter of claim 1, wherein the control unit is configured to maintain the flying capacitor voltage (u<sub>fA</sub>) at the flying capacitor voltage 30 level when the first voltage (uan) across the first capacitor (Ca) is higher than the flying capacitor voltage level. - 3. Electrical converter of claim 1 or 2, wherein the first converter stage (12) comprises first active switching devices (T<sub>A1</sub>, T'<sub>A1</sub>, T<sub>A2</sub>, T'<sub>A2</sub>) series connected between the respective AC terminal and the second DC terminal, wherein the first switch node (A) is a midpoint node of the series connected first active switching devices, the first active switching devices comprising a switch pair (T<sub>A1</sub>, T'<sub>A1</sub>) configured to provide a connection between terminals of the at least one flying capacitor ( $C_{fA}$ ) and the respective AC terminal and the second DC terminal, wherein the control unit is configured to keep both switches of the switch pair turned on simultaneously when the flying capacitor voltage ( $u_{fA}$ ) is clamped to the first voltage ( $u_{an}$ ) so as to actively clamp the flying capacitor voltage to the first voltage. **4.** Electrical converter for converting between an AC signal having at least three phase voltages and a DC signal, comprising: at least three AC terminals (a, b, c), a first and a second DC terminal (P, N), 10 a control unit (15), 15 30 at least three converter modules (11) coupled to a respective one of the at least three AC terminals, wherein each of the at least three converter modules comprises: a first converter stage (12) comprising a first switch node (A), a second converter stage (13) comprising a second switch node (B), a first inductor (L), wherein the first and second switch nodes are connected to opposite terminals of the first inductor, a first capacitor (C<sub>a</sub>), wherein the respective one of the at 20 least three AC terminals and the second DC terminal are connected to opposite terminals of the first capacitor, such that the second DC terminal forms a star-point (n) of the first capacitors (C<sub>a</sub>) of the at least three converter modules, characterised in that the first converter stage (12) and the second converter stage (13) each comprise a flying capacitor circuit comprising at least one flying capacitor ( $C_{fA}$ , $C_{fB}$ ) operably coupled to the respective first and second switch nodes (A, B), and wherein the at least one flying capacitor ( $C_{\rm fA}$ ) of the first converter stage (12) is connected to the star-point (n) through an active bidirectional switching device, - wherein the control unit (15) is configured to turn off the active bidirectional switching device when the first voltage ( $u_{an}$ ) drops below a flying capacitor voltage ( $u_{fA}$ ) across the at least one flying capacitor ( $C_{fA}$ ) of the first converter stage. - 5. Electrical converter of any one of the preceding claims, wherein the control unit is configured to operate each of the converter modules such 35 that a flying capacitor voltage (u<sub>IB</sub>) across the at least one flying capacitor (C<sub>IB</sub>) of the second converter stage is proportional to a DC voltage ( $U_{dc}$ ) across the first and second DC terminals. - 6. Electrical converter of any one of the preceding claims, wherein the control unit comprises at least three control modules (16) coupled to a 5 respective one of the at least three converter modules (11) and configured to operate the at least three converter modules independently. - 7. Electrical converter of claim 6, wherein the at least three control modules (16) are configured to determine duty cycles $(d_A, d_B)$ for operating the first and second converter stage of the respective converter module based on a voltage reference of the first capacitor $(C_a)$ of the respective converter module. 10 20 35 - 8. Electrical converter of any one of the preceding claims, wherein the control unit is configured to operate each of the at least three converter modules (11) according to a first mode of operation, wherein a DC voltage (U<sub>dc</sub>) across the first and second DC terminals is smaller than or equal to the first voltage (u<sub>an</sub>) of the respective first capacitor (C<sub>a</sub>), and according to a second mode of operation, wherein the DC voltage (U<sub>dc</sub>) is larger than the first voltage (u<sub>an</sub>). - 9. Electrical converter of any one of the preceding claims, wherein the control unit is configured to operate the flying capacitor circuits of the first and second converter stages mutually exclusively via pulse width modulation. - 10. Electrical converter of any one of the preceding claims, wherein the first converter stage comprises a protection circuit (17), the protection circuit comprising a balancing capacitor ( $C_p$ ) connecting the at least one flying capacitor ( $C_{fA}$ ) of the first converter stage (12) to the respective one of the at least three AC terminals and/or to the second DC terminal through at least one first normally-closed switch ( $T_p$ ), the control unit (15) being configured to disable the at least one first normally-closed switch. - 11. Electrical converter of any one of the preceding claims, wherein each of the at least three converter modules comprises a second normally-closed switch $(T_p)$ connected between the second switch node (B) and the star-point (n), the control unit (15) being configured to disable the second normally-closed switch. - 12. Electrical converter of any one of the preceding claims, wherein the control unit (15) is configured to operate a converter module (11) of the at least three converter modules, such that the second converter stage (13) is disabled, and the first switch node (A) is clamped to the star-point (n) when a DC voltage (U<sub>dc</sub>) between the first and second DC terminals is zero during a start-up operation. 5 13. Electrical converter of claim 12, wherein a voltage $(u_{fA})$ across the at least one flying capacitor $(C_{fA})$ of the first converter stage is intermittently clamped to the first voltage $(u_{an})$ when the DC voltage $(U_{dc})$ is zero during a start-up operation. - 14. Electrical converter of any one of the preceding claims, wherein the control unit is configured to operate a converter module of the at least three converter modules, such that a voltage $(u_{fb})$ across the at least one flying capacitor $(C_{fb})$ of the second converter stage (13) is clamped to a DC voltage $(U_{dc})$ between the first and second DC terminals during a ramp up of the DC voltage. - 15. Electrical converter of any one of the preceding claims, wherein the first converter stage and the second converter stage comprise an equal number of the at least one flying capacitor ( $C_{fA}$ , $C_{fB}$ ). - 16. Electrical converter of any one of the claims 1 to 14, wherein the first converter stage and the second converter stage comprise a different number of the at least one flying capacitor ( $C_{fA}$ , $C_{fB}$ ). - 17. Electric motor drive system, comprising the electrical converter (20) of any one of the preceding claims, wherein the control unit is configured to operate the electrical converter as a traction inverter. - 18. Battery charging system, in particular for charging electric vehicle drive batteries, wherein the battery charging system comprises a power supply, the power supply comprising the electrical converter (10) of any one of the claims 1 to 16. 2/12 FIG 2 FIG 3 FIG 4 6/12 <u>ال</u> FIG 8 **FIG 10** 11/12 FIG 11 FIG 12 12/12 FIG 13 FIG 14 #### INTERNATIONAL SEARCH REPORT International application No PCT/EP2021/071398 A. CLASSIFICATION OF SUBJECT MATTER INV. H02M7/483 H02M7/797 ADD. According to International Patent Classification (IPC) or to both national classification and IPC #### B. FIELDS SEARCHED Minimum documentation searched (classification system followed by classification symbols) H02M B60L H01M Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched Electronic data base consulted during the international search (name of data base and, where practicable, search terms used) EPO-Internal, WPI Data | Dategory* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | 4 | ANTIVACHIS MICHAEL ET AL: "Three-phase buck-boost Y-inverter with wide DC input voltage range", 2018 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), IEEE, 4 March 2018 (2018-03-04), pages 1492-1499, XP033347443, DOI: 10.1109/APEC.2018.8341214 cited in the application the whole document in particular: pages 1,2 | 1-18 | | 1 | US 2019/255960 A1 (TÖNS MATTHIAS [DE] ET AL) 22 August 2019 (2019-08-22) paragraphs [0002], [0040]; figures 1,2 | 1-18 | | X Further documents are listed in the continuation of Box C. | X See patent family annex. | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | "A" document defining the general state of the art which is not considered to be of particular relevance "E" earlier application or patent but published on or after the international filing date "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified) "O" document referring to an oral disclosure, use, exhibition or other means "P" document published prior to the international filing date but later than the priority date claimed | "T" later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention "X" document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art "&" document member of the same patent family | | | Date of the actual completion of the international search 1 October 2021 | Date of mailing of the international search report $13/10/2021$ | | | Name and mailing address of the ISA/ European Patent Office, P.B. 5818 Patentlaan 2 NL - 2280 HV Rijswijk Tel. (+31-70) 340-2040, Fax: (+31-70) 340-3016 | Authorized officer Standaert, Frans | | 3 # INTERNATIONAL SEARCH REPORT International application No PCT/EP2021/071398 | | | PC1/EP2021/0/1398 | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | C(Continua | tion). DOCUMENTS CONSIDERED TO BE RELEVANT | | | Category* | Citation of document, with indication, where appropriate, of the relevant passages | Relevant to claim No. | | A | WANG YAQIANG ET AL: "TCM Controller Design for Three-Level Bidirectional Soft-Switching DC-DC Converter", 2019 IEEE 28TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), IEEE, 12 June 2019 (2019-06-12), pages 996-1001, XP033586050, DOI: 10.1109/ISIE.2019.8781430 pages 1,2 | 1-18 | | Α | CN 104 601 024 B (UNIV YANSHAN)<br>22 February 2017 (2017-02-22)<br>abstract; figure 6 | 1-18 | | A | US 2010/013490 A1 (MANABE KOTA [JP] ET AL) 21 January 2010 (2010-01-21) abstract; figure 1 | 1-18 | | | | | 3 ## INTERNATIONAL SEARCH REPORT Information on patent family members International application No PCT/EP2021/071398 | Patent document<br>cited in search report | Publication<br>date | Patent family<br>member(s) | Publication<br>date | |-------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | US 2019255960 | A1 22-08-2019 | CN 109195831 A<br>DE 102016209872 A1<br>EP 3463966 A1<br>US 2019255960 A1<br>WO 2017211655 A1 | 11-01-2019<br>07-12-2017<br>10-04-2019<br>22-08-2019<br>14-12-2017 | | CN 104601024 | B 22-02-2017 | NONE | | | US 2010013490 | A1 21-01-2010 | CA 2651414 A1 CN 101485026 A DE 112007002072 T5 JP 5062518 B2 JP 2008098134 A KR 20090042302 A US 2010013490 A1 WO 2008032537 A1 | 20-03-2008<br>15-07-2009<br>25-06-2009<br>31-10-2012<br>24-04-2008<br>29-04-2009<br>21-01-2010<br>20-03-2008 |