© 2016 IEEE Proceedings of the IEEE Energy Conversion Congress & Expo (ECCE USA 2016), Milwaukee, WI, USA, September 18-22, 2016 # Full-ZVS Modulation for All-SiC ISOP-Type Isolated Front End (IFE) Solid-State Transformer J. E. Huber, D. Rothmund, L. Wang, J. W. Kolar This material is published in order to provide access to research results of the Power Electronic Systems Laboratory / D-ITET / ETH Zurich. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the copyright holder. By choosing to view this document, you agree to all provisions of the copyright laws protecting it. # Full-ZVS Modulation for All-SiC ISOP-Type Isolated Front End (IFE) Solid-State Transformer Jonas E. Huber\*, Daniel Rothmund\*, Li Wang<sup>†</sup>, and Johann W. Kolar\* \*Power Electronic Systems Laboratory, ETH Zurich, 8092 Zurich, Switzerland, huber@lem.ee.ethz.ch †FREEDM Systems Center, North Carolina State University, Raleigh, NC, USA Abstract—Thanks to their comparatively low system complexity, SSTs based on an isolated front end (IFE) approach are suitable for space and weight-constrained medium voltage (MV) AC to low voltage (LV) DC power supply applications, e.g., in future traction, naval, subsea or aerospace systems. The IFE approach connects series resonant isolation stages operating in the half-cycle discontinuous-conduction-mode (HC-DCM) directly to the MV AC grid in an input-series, output-parallel (ISOP) configuration, but the entire control, i.e., the shaping of the grid current for unity power factor and output voltage regulation, is carried out by a second, non-isolated conversion stage on the LV side. However, since the isolation stages do not operate with a DC but with an AC or |AC| input voltage, the transformer magnetizing current available for ZVS as well as the voltage to be switched vary over the grid period. Taking into account also component tolerances among the cascaded converter cells, this paper provides an in-depth analysis of the ZVS behavior under these conditions, and of the associated losses and EMI considerations, presenting a loss-optimal choice of the magnetizing inductance value and of the dead time (interlock time) of the isolation stages' bridge legs. A time-dependent variation of the latter to achieve ZVS over the entire grid period without an increase of the isolation stage losses is proposed. The considerations are verified at the example of the Swiss SST (S<sup>3</sup>T), an all-SiC 25 kW, 6.6 kV MVAC to 400 V LVDC converter system, using a detailed simulation model, including non-linear MOSFET capacitances. #### I. Introduction There are various high-power applications with a low-voltage (LV) DC interface that should be connected to the medium-voltage (MV) power grid. Such applications include, e.g., future rack-level power supplies for datacenters with power flow from the AC to the DC side [1], or larger PV installations, where the power flow is from the DC to the AC side, or also battery storage systems that require bidirectional power exchange with the grid. Power electronic systems that provide such MVAC to LVDC and/or LVDC to MVAC conversion by employing medium-frequency (MF) transformers for galvanic isolation are commonly referred to as solid-state transformers (SSTs). SSTs are especially well suited for applications that require an interface between a MV and a LV system in a weight and/or volume restricted environment [2], such as, e.g., in traction applications [3], but also in future naval or marine on-board MVAC or MVDC distribution systems [4], and possibly even in future all-electric aircraft [5]. In such applications, where the main motivation to employ SSTs might be to meet volume and/or weight constraints, and where added features such as reactive power compensation or active filtering are not necessarily required, SST solutions with low overall complexity are particularly interesting. # A. The IFE Approach An SST providing these characteristics can be based on an isolated front end (IFE) approach, where a large share of the system complexity, e.g., semiconductors, measurement and control electronics, and large capacitors, can be moved to the LV side (cf. **Fig. 1** as an example) or avoided altogether when compared with the vast majority of SST topologies described in literature, which are based on an isolated back end (IBE) approach (cf., e.g., [3], [6]). Please refer to [7] for a detailed comparative analysis of the IFE and IBE approaches. The IFE concept has been proposed first in 1985 for a traction application [8], and has then recently been applied again to traction applications [9], and in a three-phase ISOP converter system with a multi-winding transformer [10]. However, these realizations use hardswitched, non-resonant isolation stages. In contrast, already McMurray proposed the application of a series resonant converter (SRC) operated in the half-cycle discontinuous-conduction-mode (HC-DCM) in an AC-AC application using bidirectional switches back in 1969 [11], a concept that has more recently been extended to an ISOP configuration of several such isolation stages for low-complexity AC-AC SST applications by GE [12]. Finally, the combination of the two ideas has been published in 2013, where IGBT-based resonant isolation stages were arranged in an IFE ISOP configuration, similar to the topology shown in Fig. 1, however, with individual filter elements at each cell's AC side, and combined with a LV-side boost converter stage to provide current control and regulation of an LV DC bus voltage, which was then used to feed an inverter stage interfacing the LV AC grid [13], [14]. ## B. The Swiss SST $(S^3T)$ In the scope of a research program funded by the Swiss government [15], an all-SiC realization of a 25 kW IFE SST as an interface between a 6.6 kV MVAC grid and a 400 V DC load or source is investigated—the Swiss SST (S³T) [7], [16]. **Fig. 1** shows the considered topology, corresponding key waveforms, and the main specifications. The S<sup>3</sup>T features an ISOP configuration of converter cells, i.e., autonomous isolation (front end) stages (aIFE). Such an aIFE stage is realized as a SRC operated in HC-DCM, which has the property of tightly coupling its terminal voltages in open-loop operation (cf. [11], [17], [18] for details). On their MV side, these aIFE cells feature a half-bridge with bidirectional switches to enable an AC input voltage, i. e., direct connection to the grid, by combining the folding of the grid voltage and the switching for the SRC operation, while the second, capacitive leg consists of two (small) resonant capacitors, $C_{r1}$ and $C_{r2}$ . Hence, the envelope of the transformer voltage, $v_{\rm T}$ , is proportional to the grid voltage, and a scaled and rectified version of the grid voltage, $v_{\rm lv}$ , is obtained after rectification on the secondary side—the aIFE is essentially acting as an isolated AC-|AC| converter. The input current, $i_{\rm b}$ , of a non-isolated |AC|-DC boost converter connected to the common LV bus of the aIFE cells can be controlled such as to be in phase with $v_{lv}$ and of appropriate magnitude to maintain the output DC voltage at a given value. Since the aIFE does not contain significant energy storage elements, the power flow impressed by the AC -DC converter is directly translated to the grid, ensuring unity power factor operation. Thus, the local average value of the resonant Fig. 1. Topology and key waveforms of the Swiss SST ( $S^3$ T), an all-SiC IFE-based solid-state transformer (SST) capable of providing bidirectional power flow with unity power factor at reduced system complexity. Note that no measurements on the MV side are required, and that $C_{r1}$ and $C_{r2}$ , i.e., the capacitors on floating potential, are only small resonant capacitors. Remark: only two cascaded cells of the full system comprising five cells in an input-series output-parallel arrangement (ISOP) are shown. current pulses, $\bar{i}_{\rm T}$ , is proportional to the instantaneous boost inductor current, $i_{\rm b}$ (and hence also to the grid current, $i_{\rm g}$ ), which can be assumed to be constant during a switching period. ## C. Zero-Voltage Switching in the $S^3T$ There are two reasons to aim for zero-voltage switching (ZVS) transitions in a converter: first, switching losses can be reduced to a minimum, and second, EMI noise generated by fast (partially) hard-switched transitions can be avoided. The HC-DCM operating mode of the SRC facilitates to achieve ZVS independent of the load level, since the magnetizing current of the transformer is used to discharge and charge the switches' parasitic output capacitances during the dead time, $t_{\rm d}$ , at changes of the bridge legs' switching states (cf. **Fig. 1b**). In conventional IBE systems, the isolation stage is operating as a DC-DC converter between two (almost) constant DC voltages. Accordingly, the envelope of the transformer voltage is (almost) constant, and thus a combination of a magnetizing inductance, $L_{\rm M}$ , (and hence a peak magnetizing current, $\hat{i}_{\rm M}$ ) and a dead time, $t_{\rm d}$ , can be chosen such as to result in suitable ZVS performance, which has been, e.g., discussed for an IGBT-based design in [19]. In a practical realization, $L_{\rm M}$ can be adjusted by the transformer design (air gap), or an external shunt inductor may be used. This is then sufficient to ensure ZVS over the entire grid period. However, this is quite different in the case of an IFE system, where the envelope of the switched voltage applied to the transformer is proportional to the grid voltage (cf. **Fig. 1**). Thus, the amount of magnetizing current available for ZVS varies over the grid period—but so does the voltage to be switched. Considering the non-linearity of the parasitic capacitances of power semiconductors ( $C_{\rm oss}$ in the case of MOSFETs), which strongly increase at lower voltages, it needs to be investigated whether it is at all possible to achieve ZVS over the entire grid period, and how to choose the magnetizing inductance and the dead time accordingly. An initial analysis considering IGBTs has been presented in [13], [14], where for given magnetizing inductance and dead time a range of the grid period in which ZVS can be achieved has been identified. However, a more detailed analysis and optimization, considering not only the magnetizing inductance, but also advanced techniques such as variable dead times has not been mentioned. Therefore, as a complement to [7], this paper provides a detailed analysis of the ZVS behavior of the $S^3T$ 's isolation stage, considering an optimum choice of $L_{\rm M}$ and $t_{\rm d}$ but also proposing a time-dependent variation of the dead time. First, a basic configuration consisting of only the MV side bridge leg and the magnetizing inductance is used to illustrate the basic principles in Section II, before then a full analysis and optimization based on detailed simulations of the switching transitions, including non-linear capacitance characteristics as well as the impact of tolerances of the individual converter cells' resonant tank components, is presented in Section III. For the sake of completeness, note that similar considerations regarding dual-active bridge (DAB) converters [20] in AC-DC applications [21], i.e., with varying input voltages, have been carried out, e.g., in [22], however, relying not only on the magnetizing current but utilizing the more complex control possibilities of a DAB. Note also that literature describes various concepts of how to operate a boost converter such as used in the S<sup>3</sup>T with full ZVS by using, e.g., triangular current mode [23] or clamp switches [24], [25]. Hence, a detailed description of the boost stage ZVS operation is not in the scope of this paper. # II. BASIC ZVS CONSIDERATIONS First, a simplified circuit consisting of only the MV side bridge leg and the magnetizing inductance, i.e., the circuit shown in **Fig. 2a**, is considered, and, without loss of generality, a switching transition from $S_1$ to $S_3$ (i.e., for $v_g>0$ V where $S_2$ and $S_4$ are gated on permanently). The available magnetizing current and also the switched voltage vary with the input voltage of the converter cell, $v_{gC}=v_g/n_{Cell}$ , as can be seen in **Fig. 3a**. In combination with a given (constant) dead time, $t_d$ , this results in different switching transitions over the grid period as shown in **Fig. 3b-e**: in case (b), the dead time is too short, i.e., $v_{S3}(t_d)$ Fig. 2. (a) MV side bridge leg during commutation from $S_1$ to $S_3$ and (b) corresponding Laplace equivalent circuit, where the voltage source $\hat{i}_{\rm M}L_{\rm M}$ represents the initial condition of the magnetizing inductor current. Note that this circuit is valid for a simplified analysis only, because the parasitic capacitances of the LV side switches are not yet considered. **Fig. 3.** (a) Available magnetizing current over a grid period, and (b-e) exemplary switching transitions with ZVS ( $\Delta V \leq 0 \, \mathrm{V}$ ) or partial ZVS ( $\Delta V > 0 \, \mathrm{V}$ ). is still larger than zero and an incomplete ZVS transition with the remaining voltage step $\Delta V = v_{\rm S3}(t_{\rm d})$ occurs, generating additional switching losses. Case (c) is the borderline case, where the ZVS transition fully completes within the dead time $(\Delta V = 0\,\rm V)$ , and in case (d), the voltage across $\rm S_3$ would swing below zero (theoretically $\Delta V < 0\,\rm V)$ if it was not clamped by the anti-parallel diode of $\rm S_3$ . Typically, such a design with $\Delta V < 0\,\rm V$ over the entire grid period would be aimed for if ZVS operation should be guaranteed. Finally, the ZVS transition shown in case (e) is so fast that the load current of the next resonant pulse, which begins to flow as soon as the anti-parallel diode of $S_3$ starts to conduct and therefore the MV bridge is applying a fixed voltage to the resonant tank again, reaches the magnetizing current and hence the current through $S_3/D_3$ changes its sign before $S_3$ is gated on. Consequently, the parasitic capacitance $C_{S3}$ is charged again until finally $S_3$ turns on with $\Delta V > 0$ V, i.e., only a partial ZVS transition occurs. Note that which type of transition occurs during what parts of the grid period in general depends on the chosen $L_{\rm m}$ and $t_{\rm d}$ , but also on component tolerances, etc., which will then be discussed in more detail in Section III. Increasing the dead time and/or reducing the magnetizing inductance (and hence increasing the peak magnetizing current) would speed up the switching transitions, reducing the region within the grid period where case (b) appears, but on the other hand the region where case (e) appears could be increased (note, however, that case (e) does not necessarily appear). Also, a larger dead time corresponds to a reduction of the switching frequency, which in turn increases the rms value of **TABLE I.** Additional specifications of the S<sup>3</sup>T (cf. also **Fig. 1**). | Nom. res. freq., $f_0$ | $52\mathrm{kHz}$ | Nom. sw. freq., $f_{s,n}$ | $50\mathrm{kHz}$ | |-----------------------------------------|--------------------|--------------------------------------|--------------------| | MV res. cap., $C_{\rm r1,2}$ | $2.5\mu\mathrm{F}$ | Stray inductance, $\hat{L}_{\sigma}$ | 10 μH | | Res. Cap., $C_{\rm r}$ | $5\mu\mathrm{F}$ | LV res. cap., $C_{r,LV}$ | $3.5\mu\mathrm{H}$ | | Transf. efficiency, $\eta_{\mathrm{T}}$ | 99.6% | Core to Cu loss at $P_{\rm n}$ | 1:1 | the resonant current and hence load-dependent conduction losses. A larger magnetizing current causes a load-independent increase of the conduction losses. Thus, the choice of the magnetizing inductance and the dead time has to be carried out carefully in order to meet the criteria of low losses (also in part load operation) and complete ZVS over a wide range of the grid period. #### A. Loss Modeling As mentioned above, the losses of the isolation stage (the aIFE) depend on the chosen $L_{\rm m},\,t_{\rm d},$ etc. Note that even though for now only a reduced circuit (cf. **Fig. 2a**) is considered, the losses are calculated for a full aIFE, i.e., including the LV side semiconductors. The specifications of the S³T are given in **Fig. 1** and in **Tbl. I**, and Wolfspeed's upcoming 1700 V/45 m $\Omega$ and 900 V/11.5 m $\Omega$ SiC FETs are considered [26] (no paralleling, 125 °C junction temperature). Transformer losses are estimated by assuming a full-load transformer efficiency of 99.6 % with a 1:1 distribution of winding and core losses, which yields a corresponding winding resistance that allows a load-dependent modeling of the winding losses. 1) Conduction Losses (Resonant Current): The grid current, $i_{\rm g}$ , consists of a component that is in phase with the grid voltage and corresponds to the processed power, but also of a reactive component because of the MV capacitances, i.e., $i_{\rm g}(t) = \hat{i}_{\rm g,A} \sin(2\pi f_{\rm g}t) + \hat{i}_{\rm g,R} \sin(2\pi f_{\rm g}t + \pi/2)$ , where $\hat{i}_{\rm g,A}$ follows from the processed power and $\hat{i}_{\rm g,R} = \hat{v}_{\rm g} \cdot (2\pi f_{\rm g}C_{\rm r1,2}/(2n_{\rm Cell}))$ . As a consequence of the half-bridge configuration employed on the MV side, the local average value of the resonant current pulse, $\hat{i}_{\rm T}$ , must equal twice the local average value of the active component of the grid current, $i_{\rm g,A}$ . Assuming piecewise sinusoidal current pulses, the local RMS value of the resonant current pulses becomes (please refer to [7] for detailed derivations) $$\tilde{i}_{\mathrm{T}} = i_{\mathrm{g,A}} \cdot \frac{\pi}{\sqrt{2}} \cdot \sqrt{\frac{f_0}{f_{\mathrm{s}}}},$$ (1) where $f_{\rm s}$ denotes the *effective* switching frequency, i.e, $$f_{\rm s} = \frac{1}{T_{\rm s,n} + 2 \cdot t_{\rm d}}$$ with $T_{\rm s,n} = \frac{1}{f_{\rm s,n}}$ . (2) Loss-wise, a choice of $T_{\rm s,n}=T_0$ , i.e., operation at the border to the DCM mode, would constitute an optimum. However, typically $T_{\rm s,n}$ has to be chosen sufficiently longer in order to ensure DCM mode even in the case of component value tolerances of the resonant tank elements, which cause deviations among the different cells' resonant periods $(T_{0,\rm i})$ in a multi-cell system. For the same reason, the case $T_{\rm s,n} < T_0$ is not considered here, because then the ZVS behavior would become strongly dependent on the load current, worsening the issues discussed in Section III. Note also that a very long $t_{\rm d}$ increases the rms current and hence conduction and winding losses. The LV side switches can be operated with $T_{\rm s,lv}=k\cdot T_{\rm s,n}$ with k<1 in order to reduce conduction losses by means of active rectification. To ensure DCM operation, $T_{\rm s,lv}$ must be sufficiently shorter than $T_{\rm s,n}$ in order to prevent the resonant current from crossing zero. Note that a negligibly short LV diode conduction interval is assumed for the conduction loss calculations, i.e. only the FETs' on-state resistances are considered. 2) Conduction Losses (Magnetizing Current): Considering an arbitrary switching period (cf. **Fig. 1b**), $v_{\rm gC}$ denotes the instantaneous value of the cell's AC input voltage, which is assumed to be constant during the switching period. This voltage is applied to the magnetizing inductance during the active interval, $T_{\rm on}=T_{\rm s,n}/2$ , increasing the magnetizing current to $$\hat{i}_{\rm M} = \frac{1}{2} \cdot \frac{1}{2} \frac{v_{\rm gC}}{L_{\rm M}} \cdot T_{\rm on} \tag{3}$$ at the switching instant. Then, the local rms value of the magnetizing current becomes $$\tilde{i}_{\rm M} = \hat{i}_{\rm M} \cdot \sqrt{f_{\rm s} \cdot \left(\frac{T_{\rm s,n}}{3} + 2 \cdot t_{\rm d}\right)},$$ (4) generating load-independent conduction losses in the MV side MOSFETs as well as in the MV transformer winding. 3) Switching Losses: The losses of an incomplete ZVS transition can be estimated based on the MOSFET's output capacitance, $C_{\rm oss}$ , and the remaining voltage, $\Delta V > 0\,{\rm V}$ , according to the procedure described in [27]. Switching losses for $\Delta V \leq 0\,{\rm V}$ , i. e., for complete ZVS transitions, are neglected. ## B. Analytical Modeling of Simplified ZVS Transitions Considering the simplified circuit consisting only of the MV side bridge and the magnetizing inductance as shown in Fig. 2a, its behavior after the turn-off instant of S<sub>1</sub>, i. e., during the dead time, can be modeled in the Laplace domain (cf. Fig. 2b), where the voltage across S<sub>3</sub>, $V_{\rm S3,0} = V_{\rm Cr1,0} + V_{\rm Cr2,0} = v_{\rm gC}$ , and the current in $L_{\rm M}$ , $I_{\rm M,0} = \hat{i}_{\rm M}$ as given in (3), appear as initial conditions. During the switching half period prior to the considered turn-off of S<sub>1</sub>, only the grid current flows through $C_{\rm r2}$ , whereas the superposition of the grid current and the transformer current flows through $C_{\rm r1,0}$ and $V_{\rm Cr2,0}$ are unequal, and can be calculated using $$V_{\rm Cr1,0} \approx \frac{v_{\rm gC}}{2} - \frac{i_{\rm g} \cdot T_{\rm on}}{2 \cdot C_{\rm r1}}$$ and $V_{\rm Cr2,0} \approx \frac{v_{\rm gC}}{2} + \frac{i_{\rm g} \cdot T_{\rm on}}{2 \cdot C_{\rm r2}}$ , (5) whereby the short dead time interval is neglected. The non-linear output capacitances, $C_{\rm oss}(v_{\rm ds})$ , of the SiC-MOSFETs depend on the applied voltage. Fitting a power function to the datasheet curves allows to express the charge-equivalent capacitance, $C_{\rm Qeq}$ , as a function of the total voltage, $v_{\rm ds}=v_{\rm gC}$ , applied to the device: $$C_{\text{oss,fit}}(v_{\text{ds}}) = av_{\text{ds}}^b \tag{6}$$ $$C_{\text{Qeq}}(v_{\text{ds}}) = \frac{1}{v_{\text{ds}}} \cdot \int_{0}^{v_{\text{ds}}} C_{\text{oss,fit}}(v) \, dv = \frac{av_{\text{ds}}^{b+1}}{(b+1) \cdot v_{\text{ds}}}$$ (7) With that it is possible to describe the voltage across $S_3$ during the dead time analytically as $$v_{\rm S3}(t) = \sqrt{\hat{i}_{\rm M}^2 Z_0^2 + V_{\rm Cr1,0}^2} \cos(\omega_0 t + \varphi) + V_{\rm Cr2,0}, \qquad (8)$$ where $$\varphi = \arctan \frac{Z_0 \hat{i}_{\mathrm{M}}}{V_{\mathrm{Cr1,0}}}, \quad Z_0 = \sqrt{\frac{L_{\mathrm{M}}}{2C_{\mathrm{Qeq}}}}, \quad \omega_0 = \frac{1}{\sqrt{2L_{\mathrm{M}}C_{\mathrm{Qeq}}}}.$$ #### C. ZVS Optimization with Constant Dead Time In order to identify a loss-optimum combination of $L_{\rm M}$ and $t_{\rm d}$ , both parameter values are swept over specific ranges. For each combination $\{L_{\rm M},t_{\rm d}\}$ , average aIFE losses considering five different operating points (20 %, 40 %, 60 %, 80 % and 100 % of the nominal power) Fig. 4. Results for the basic ZVS considerations using the model from Fig. 2; (a) averaged relative losses (five power levels) and (b) maximum switched voltage, $\Delta V$ . (c) Averaged relative total aIFE losses for different magnetizing inductances, where the interlock time, $t_{\rm d}$ , is chosen (a) for minimum losses, (b) for minimum $\Delta V$ , and where it is variable in case (c). In addition, the corresponding maximum remaining voltages at turn-on, $\Delta V$ , are also indicated. If ZVS should be obtained over the entire grid period with a constant dead time, the minimum possible losses (design B) are higher than the minimum possible losses without full-range ZVS (design A). If the interlock time is variable, low losses and full ZVS can be obtained (design C). Fig. 5. (a) Switched voltage, $\Delta V$ , over half a grid period for the three example designs from Fig. 4, and (b) corresponding dead times. can be calculated by applying the models discussed above at a number of equally spaced time instants along a quarter of a grid period. Fig. 4a shows the resulting relative losses, and Fig. 4b shows the maximum $\Delta V$ in dependence of $\{L_{\rm M},t_{\rm d}\}$ . In both figures, the trajectories corresponding to either lowest losses (blue) or lowest $\Delta V$ (red) are indicated. Since the two trajectories do not coincide, it is not possible to obtain lowest losses and lowest $\Delta V$ for a given $L_{\rm M}$ using the same $t_{\rm d}$ . This can also be seen in **Fig. 4c**, where the corresponding losses and $\Delta V$ values are shown as functions of $L_{\rm M}$ . The design with the lowest overall losses is marked as A—however, this design does not provide ZVS over the entire grid period, as can be seen from **Fig. 5a**, but only within a theoretical ZVS range, where $\Delta V \leq 0$ V. Note that this is no issue regarding losses, since the switching losses resulting from the incomplete ZVS transitions with a maximum residual voltage of only around 100 V are negligible for the considered SiC FETs (< $0.5\,\mathrm{W}$ ). Nevertheless, the partial hard-switching during certain parts of the period might be a concern regarding potential EMI signature degradations. In contrast, design B (cf. **Fig. 4c**) is the design with lowest losses that in addition also achieves a maximum $\Delta V \leq 0\,\mathrm{V}$ . As expected, it uses a lower magnetizing inductance and a larger dead time to achieve ZVS over the entire grid period (cf. **Fig. 5**). Therefore, its losses are higher than those of design A. ## D. ZVS Optimization with Variable Dead Time Apparently, it is not possible to obtain $\Delta V \leq 0\,\mathrm{V}$ over the entire grid period without an increase of the total losses if a constant dead time is used. This situation can be improved by introducing a time-varying dead-time. From (8), the dead time to provide guaranteed ZVS with a certain margin specified by q (i. e., $\Delta V^* \stackrel{!}{=} -qv_{\mathrm{gC}}$ ) can be calculated according to $$t_{\rm d}^* = \frac{1}{\omega_0} \cdot \left[ \pi - \arctan\left(\frac{Z_0 \hat{i}_{\rm M}}{V_{\rm Cr1}}\right) - \arccos\left(\frac{V_{\rm Cr2} + qv_{\rm gC}}{\sqrt{\hat{i}_{\rm M}^2 Z_0^2 + V_{\rm Cr1}^2}}\right) \right]. \tag{9}$$ Optimizing again by sweeping $L_{\rm M}$ yields design C with minimum losses (cf. Fig. 4b) and a variable $t_{\rm d}^*$ according to Fig. 5b. Note that design C features almost the same $L_{\rm M}$ as design A, and that the variable dead time of design C is similar to the constant dead time of design A over wide ranges of the grid period, which explains the similar (low) losses. However, in contrast to design A, design C provides complete ZVS over the entire grid period, as can be seen in Fig. 5a. #### III. ADVANCED ZVS ANALYSIS AND OPTIMIZATION The above basic considerations exemplify the trade-offs regarding the ZVS-behavior of the aIFE. However, the situation is more complicated in reality, as can be seen from **Fig. 6**, which shows the full circuit of an aIFE stage with the initial conditions for a transition from $S_1$ to $S_3$ indicated—it is not sufficient to consider only the MV side bridge and the magnetizing current for the following reasons: - 1) LV Side Parasitic Capacitances: First, the LV side bridge must be included, since its switches also feature parasitic capacitances, which affect the MV side switching transitions, because they provide an additional current path for the magnetizing current during the dead time. - 2) Stray Inductance: Second, the stray inductance, $L_{\sigma}$ , must be considered, too, because it forms a resonant circuit with the parasitic capacitances of both bridges, giving rise to a current oscillation that is superimposed on the magnetizing current and hence also affects the MV side switching transitions. Note that the superimposed oscillation can especially also cause an early rise of the voltage across $S_3$ (cf. Fig. 3e or curve a in Fig. 7b). - 3) Diodes: It is important to highlight that, third, also the diodes of both bridges play an important role: as soon as the voltage across a certain diode/capacitance combination becomes higher than the junction voltage, the diode is forward biased an the behavior of the circuit changes. If it is a diode on the MV side, this initiates the start of the next resonant current pulse, which might cause a rise of the voltage across $S_3$ if the switch is not turned on in time (cf. **Fig. 3e**). If it is a diode on the LV side, the impedance of the current path on the LV side becomes lower, which means that less current is available to complete the switching transition on the MV side, possibly preventing a $\Delta V \leq 0$ V even for a very long dead time (cf. **Fig. 7b**, curve c). **Fig. 6.** Full *a*IFE circuit, including non-linear MOSFET capacitances, which is used to simulate the ZVS transitions for given initial conditions, which are also indicated in the figure. Fig. 7. (a) Parasitic oscillation during the current zero interval, where the switching transition occurs at an arbitrary point. The four extreme cases are marked with numbers (1)...(4), where (1) can be considered a "nominal" case. (b) Exemplary switching transitions for different initial conditions (e. g., (1...4) from (a)) and resulting tolerance band in which the dead time must be in order to ensure a ZVS transition. 4) Component Tolerances: As discussed above, typically $T_{\rm s,n} > T_0$ is chosen, resulting in an interval where the LV transformer current in theory equals zero while the MV bridge is still actively applying a voltage (cf. zoomed view in Fig. 1b). In reality, however, the stray inductance and the LV parasitic capacitances form an only very lightly damped resonant circuit once the LV diodes stop conducting, causing the current in $L_{\sigma}$ and also the voltages across the LV parasitic capacitances, e.g., $v_{\rm S12}$ , to oscillate, which is illustrated in Fig. 7a. Therefore, the initial conditions of the actual switching transition depend on where relative to this high-frequency oscillation the actual switching occurs; the four extreme cases are indicated in the figure. In addition to the specific values of the involved components and hence the frequency of the parasitic oscillation, this is also influenced by the ratio $T_{\rm s,n}/T_0$ , which depends on the specific values of the resonant tank components, e.g., $L_{\sigma}$ . Whereas in a single cell system it would be possible to tune $T_{\rm s,n}$ such as to switch always under conditions of type (1) according to Fig. 7a (where the current in the stray inductance equals the magnetizing current and $v_{\rm S12}$ equals the LV voltage), this is not possible in multi-cell systems, where $T_{0,i}$ may vary among the cells. Therefore, in order to calculate the worst-case $\Delta V$ , and/or the required $t_{\rm d}$ , all four extreme initial conditions indicated in **Fig. 7a** must be considered for a single switching transition; each resulting in a specific variant of this switching transition—for example those corresponding to the four curves shown in **Fig. 7b**. Note that now, in order to obtain ZVS for all cells, the dead time has to be chosen in a window between a minimum and a maximum value, and note further that there might be situations where $\Delta V \leq 0$ V cannot be achieved under all conditions, even with long dead times. # A. Detailed ZVS Modeling The effects described above are very hard or even impossible (diodes) to capture with an analytical, Laplace-based model. Therefore, a simulation-based approach using GeckoCIRCUITS, which is capable of handling non-linear capacitances [28], and which can be scripted Fig. 8. Process of simulation-based evaluation of losses, $\Delta V$ , etc. for a given system ( $L_{\rm M}$ , etc.) and a given power level, p, in case of (a) constant $t_{\rm d}$ , and (**b**) for variable $t_{\rm d}$ . from MATLAB, is employed in the following to simulate ZVS transitions using the circuit shown in Fig. 6. 1) Initial Conditions: In addition to the initial conditions discussed already in Section II $(I_{\rm M,0},\,V_{\rm Cr1,0})$ and $V_{\rm Cr2,0}$ the simulation circuit from Fig. 6 requires additional initial conditions, which can be found from similar considerations as before: $$V_{\rm Cr,0} \approx \frac{1}{2} \cdot \frac{1}{C_{\rm r}} \cdot \left( 2 \cdot i_{\rm g,A} \cdot n \cdot \frac{T_{\rm s,n}}{2} \right)$$ (10) $$V_{\rm Cr,0} \approx \frac{1}{2} \cdot \frac{1}{C_{\rm r}} \cdot \left( 2 \cdot i_{\rm g,A} \cdot n \cdot \frac{T_{\rm s,n}}{2} \right)$$ $$V_{\rm Cr,3} \approx \max \left( \frac{V_{\rm Cr1,0}}{n} - 2 \cdot V_{\rm f,LV} \right)$$ (10) The remaining ICs, i.e., $I_{L\sigma,0}$ and $V_{S12,0} = V_{S21,0}$ , vary for the four switching conditions (1)...(4) shown in Fig. 7b. The four cases can be approximated as follows: once the resonant current goes to zero, the high-frequency oscillation occurs between $L_{\sigma}$ , the parallel connection of the two LV bridge legs' seriesconnected parasitic capacitances, the series resonant capacitor, $C_{\rm r}$ , and the MV side resonant capacitor, $C_{r,1}$ . Combining the voltages of these capacitors results in an initial total voltage excitation of $\delta V = V_{\rm Cr1,0}/n - V_{\rm Cr3,0} - V_{\rm Cr,0}$ (referred to the LV side). Since $C_{\rm r}$ and $C_{\rm r1}$ are much larger than the parasitic capacitance of the LV side, the characteristic impedance (also referred to the LV side) becomes $z_0 = \sqrt{L_\sigma/n^2 \cdot 1/C_{\rm Qeq,LV}(V_{\rm Cr3,0})}$ , and hence the amplitude of the oscillatory current can be estimated as $\hat{i}_{\rm osc} = \delta V/z_0$ . The four points shown in Fig. 7a can be approximated by adding and/or subtracting $\delta V$ and $i_{\rm osc}$ from $V_{\rm Cr3,0}$ and $I_{\rm M,0}$ , respectively. Note that the (small) change of the magnetizing current, etc. during this short oscillatory interval is neglected, as is also a damping of the high-frequency oscillation. 2) Optimization Procedure: Generally, the optimization procedure is very similar as for the simplified case above, however, the calculation of $\Delta V(t_{\rm d})$ in case of a constant $t_{\rm d}$ or the calculation of the required $t_{\rm d}$ in case of variable dead time is carried out based on the simulated voltage across S<sub>3</sub>. As can be seen from **Fig. 8a** and **b**, again several operating points (power levels) are considered, and many switching instants during one quarter of a grid period are evaluated. In case a constant $t_{\rm d}$ is used, the simulated waveform of $v_{\rm S3}(t)$ during the interlock time can be used to identify $\Delta V(t_{\rm d})$ (cf. Fig. 8a) and in case of a variable $t_{\rm d}$ , the time where $v_{\rm S3}(t)$ reaches its minimum (note that there might be cases where ZVS is not possible at all, cf. Fig. 7b, curve c), the corresponding $\Delta V$ , but also the maximum allowable $t_{\rm d}$ , after which $v_{\rm S3}(t)$ might swing back to positive values (Fig. 7b, curve a). All four extreme cases indicated in Fig. 7a are considered in order to find the worst-case $\Delta V$ , and, in case of a variable $t_{\rm d}$ , the most stringent boundaries for $t_{\rm d,min}$ and $t_{\rm d,max}$ . The losses are calculated in the same way as before, however, considering always a switching transition under condition (1) according to Fig. 7a, i.e., for the "nominal" case that could be achieved by tuning $f_{s,n}$ . This is a feasible approximation since, considering a multi-cell system, Fig. 9. Results from the full simulation model. (a) shows relative losses for combinations of $L_{\rm M}$ and $t_{\rm d}$ , (b) shows the corresponding worst-case $\Delta V$ (considering the four extreme switching instants shown in **Fig. 7b**). In addition, the trajectories corresponding to lowest losses (blue), lowest worst-case $\Delta V$ (red) and lowest $\Delta V$ considering only the nominal switching conditions (1) (orange) are indicated. Correspondingly, (c) shows the relative losses as well as $\Delta V$ in dependence of the magnetizing inductance. Please refer to the text for a detailed explanation of the different curves and design points. Fig. 10. (a) Switched voltage over half a grid period for different designs (W and X are for switching under nominal conditions (1), Y, N and N' include component tolerances, i.e., show the worst-case $\Delta V$ that is to be expected in a multi-cell system). (b) Calculated efficiency curves for specific designs. In addition, also the averaged relative losses (as, e.g., shown in Fig. 9) are indicated. it is anyway unknown with which initial conditions the individual cells actually switch. # B. Results of Detailed ZVS Analysis As for the simplified analysis from Section II, Fig. 9a and b show the losses and the worst-case $\Delta V$ for combinations of $L_{ m M}$ and $t_{\rm d}$ . Three trajectories for minimum losses, minimum $\Delta V$ assuming nominal switching conditions (1), and minimum worst-case $\Delta V$ (i. e., considering conditions (1)...(4)) are indicated. The corresponding quantities are also plotted in Fig. 9c in dependence of $L_{\rm M}$ , where several designs are highlighted, and Fig. 10 shows resulting $\Delta V$ over half a grid period as well as relative loss curves for these designs: • Design W is the minimum loss design using a constant $t_{\rm d}$ , which, in contrast, still shows quite high maximum $\Delta V$ values in the Fig. 11. (a) Valid $t_{\rm d}$ range for design N and chosen $t_{\rm d,LUT}$ for the look-up table used in the full-system simulation; (b) shows the simulated $\Delta V$ of the five converter cells for different designs (cf. Fig. 9), and (c) shows corresponding grid current spectra. vicinity of the zero-crossing of the grid voltage. - Design X: also using a constant t<sub>d</sub>, this design realizes a maximum ΔV of almost 0 V, however, with much higher losses as a consequence of its higher magnetizing current and the longer dead time. Since these losses are independent of the load, especially the part-load efficiency suffers. - Design M: considering now a variable $t_{\rm d}$ , this is the design that achieves lowest $\Delta V$ if only switching at the nominal instant (1) is considered. i.e., it is the design that would be chosen in case a tuning of $f_{\rm s,n}$ to achieve these conditions was possible, e.g., in a single-cell system. As design X, design M realizes also a maximum $\Delta V$ close to zero, however, with losses that are much lower and comparable to those of design W. - Design N is the variable dead time design with the lowest worst-case $\Delta V$ considering tolerances, i.e., all four switching conditions, achieving $\Delta V \leq 10\,\mathrm{V}$ , which is less than $1\,\%$ of $\hat{v}_{\mathrm{gC}}$ . Note again that the losses are comparable to those of design W. - Design Y is a design with constant dead time that shows comparable worst-case $\Delta V$ values as design N, which results again in higher losses. - Design N': finally, design N' is a design using the same $L_{\rm M}$ as design N, but a constant dead time such as to result in lowest worst-case $\Delta V$ , which is, as expected, significantly higher than that achievable with a variable $t_{\rm d}$ . The basic trade-offs are thus similar to those identified for the simplified case discussed earlier. However, it can be seen that the range of suitable $L_{\rm M}$ values is quite constrained if low worst-case $\Delta V$ (to reduce EMI originating from partial hard switching) and low losses shall be achieved, even in case a variable dead time is used. One reason for this is that there are situations where the voltage across $S_3$ does not swing completely to zero at all, because the LV side diodes start to conduct early. This is an effect that could not be captured with the simplified, analytical model. Considering design N, Fig. 11a shows the minimum and maximum boundaries for the dead time as a function of the cell AC input voltage, $v_{\rm gC}$ . Note that for low input voltages, the two curves intersect, i.e., $\min(t_{\rm d,Max}) < \max(t_{\rm d,Min})$ , indicating that a certain dead time might be too short for switching at, e.g., instant (2), whereas it is already too long if the switching occurs at, e.g., instant (4) (cf. Fig. 7a). This is the reason why for many $L_{\rm M}$ values it is not easily possible to obtain $\Delta V < 0$ V, even with a variable dead time. ## C. Verification In order to implement the variable dead time of design N in a full system simulation consisting of five cascaded converter cells, each fully modeled with non-linear parasitic capacitances on the MV and on the LV side, a look-up table (LUT) is used that stores the required dead time as a function of the cell's input voltage. According to **Fig. 11a**, $t_{\rm d,LUT}$ is obtained by taking a weighted average $t_{\rm d,LUT}=1/3\cdot(2\cdot\max(t_{\rm Min})+\min(t_{\rm d,Max}))$ and limiting this value to $\max(t_{\rm d,Min})$ in regions where $\max(t_{\rm d,Min})>\min(t_{\rm d,Max})$ , resulting in the orange curve shown in the figure. In each of the five cascaded aIFE cells used in the simulation model, the value of $L_{\sigma}$ is varied slightly (9.5 µH, 9.75 µH, 10 µH, 10.25 µH, 10.5 µH) in order to create non-equal resonant frequencies among the cells. Fig. 11b shows the simulated $\Delta V$ values (obtained by sampling the voltage across a MV switch when it is turned on) for various designs over half a grid period. A good agreement with the predictions from the optimization (cf. Fig. 10a) can be observed. It can also be seen how the $\Delta V$ values vary between the different cells; e.g. for design N' only one cell switches under conditions that cause a loss of ZVS in the middle of the grid period. Note that this has to be expected, considering that the constant $t_{\rm d}$ of design N' violates the limits (i. e., $\max(t_{\rm Min})$ ) and $\min(t_{\rm d,Max})$ not only for low but also for high voltages according to Fig. 11a. In order to reduce the harmonic content of the grid current, the S³T's aIFE stages are operated in an interleaved manner (details in [7]). Therefore, **Fig. 11c** shows the resulting spectra of the grid current for three designs. It can be seen that design N (variable dead time), has a higher peak at around $100\,\mathrm{kHz}$ , i.e., twice the individual aIFE switching frequency, indicating that a variable dead time compromises the interleaving of the cells (even though the dead time variation is the same for all cells). On the other hand, the higher order harmonics are spread over a wider frequency range, resulting in lower peaks. It is also interesting to notice that design Y, which achieves low $\Delta V$ by means of a large magnetizing current and long but constant $t_{\rm d}$ , suffers from even higher peaks at higher frequencies, which is a consequence of the magnetizing current distorting the voltages across the input capacitors to a degree that visibly worsens the harmonic content of the grid current. #### D. Discussion The above detailed analysis of the ZVS behavior of the HC-DCM SRC in |AC|-DC applications, e. g., IFE-based SSTs such as the S $^3$ T, can be summarized in a few design guidelines. If EMI is not of concern, a combination of a magnetizing inductance and a dead time that results in low (or lowest) losses can easily be identified. However, such designs typically do not achieve complete ZVS over the entire grid period. If, in contrast, the maximum worst-case switched voltage should be limited to very low values, e. g., $10\,\mathrm{V}$ or ideally even $0\,\mathrm{V}$ (full ZVS), there are two options: first, another combination of magnetizing inductance and dead time that fulfills this requirement can be found, however, increased losses and especially a massively reduced part-load efficiency are the price to pay; furthermore, the highfrequency harmonic content of the grid current is increased. Second, the dead time could be varied over the grid period, which allows to use a comparably large magnetizing inductance and hence results in low losses. On the other hand, the implementation of a variable dead time increases the complexity, and a variable dead time compromises the interleaved operation of the aIFE stages, resulting in a slightly higher harmonic at about twice the aIFE switching frequency, whereas in contrast, higher-frequency harmonic peak values are reduced. Note that for applications where bidirectional power flow is required, the presented analysis could be repeated also for the case where the LV side bridge is actively switching in order to identify a suitable magnetizing inductance and, possibly variable, dead times for both bridges. It is thus possible to achieve ZVS over the entire grid period, however, either at the price of increased complexity or increased losses. With the aim of low complexity solutions, another option could be to also use a constant dead time, causing a loss of ZVS in a sufficiently narrow region around the grid voltage zero crossings only, and then to simply stop switching the aIFE stages around these zero crossing, which is a concept employed, e.g., in low-voltage single-phase TCM PFC circuits [29]. This would basically trade EMI performance (no partial hard switching) against lower-frequency grid current distortions, and could be a pragmatic approach that would allow to keep control complexity low. #### IV. CONCLUSION This paper provides a detailed analysis of the ZVS behavior of the resonant isolation stages of an isolated front end (IFE) SST, using the example of the Swiss SST (S<sup>3</sup>T), an all-SiC 25 kW, 6.6 kV AC to 400 V DC IFE-based SST. Essentially, these resonant isolation stages are series resonant converters operated in the half-cycle discontinuousconduction-mode (HC-DCM), however, not with DC but with gridfrequency |AC| input and output voltages. Thus, the magnetizing current available for ZVS varies over the grid period, as does the voltage that needs to be switched. The magnetizing inductance and the dead time can be chosen such as to result in lowest overall losses, however, without achieving complete ZVS over the entire grid period. If full-ZVS is required, e.g., to reduce EMI emissions, a larger magnetizing current and/or a longer dead time must be used, both increasing the losses. As an alternative, the dead time can be varied during the grid period, which allows to obtain both, (almost) full-ZVS and low losses, however, with a slightly more complicated modulation scheme including, e.g., a lookup table for the dead time. The analysis includes also the effects of component tolerances among the cascaded converter cells in a multi-cell IFE SST, and is finally verified using a very detailed simulation model, including non-linear MOSFET capacitances and component tolerances. #### REFERENCES - [1] D. Rothmund, G. Ortiz, and J. W. Kolar, "SiC-Based unidirectional solidstate transformer concepts for directly interfacing 400V DC to medium-voltage AC distribution systems," in *Proc. IEEE Int. Telecommunications* Energy Conf. (INTELEC), Vancouver, Canada, 2014. - [2] J. W. Kolar and J. E. Huber, "Solid-state transformers key design challenges, applicability, and future concepts," Tutorial presented at the 8th Int. Power Electron. and Motion Contr. Conf. (IPEMC/ECCE Asia), - Hefei, China, May 2016. [Online]. Available: https://goo.gl/nkaSUo C. Zhao, D. Dujic, A. Mester, J. K. Steinke, M. Weiss, S. Lewdeni-Schmid, T. Chaudhuri, and P. Stefanutti, "Power electronic traction transformer medium voltage prototype," *IEEE Trans. Ind. Electron.*, vol. 61, no. 7, pp. 3257–3268, Jul. 2014. - [4] N. H. Doerry, "Next generation integrated power systems for the future fleet," in Proc. IEEE Electric Ship Technologies Symposium, Baltimore, MD, USA, Apr. 2009. - [5] B. Sarlioglu and C. T. Morris, "More electric aircraft: Review, challenges, and opportunities for commercial transport aircraft," IEEE Trans. Fransport. Electrific., vol. 1, no. 1, pp. 54-64, Jun. 2015. - [6] M. Steiner and H. Reinold, "Antriebssystem für ein Schienenfahrzeug und Ansteuerverfahren hierzu," German Patent DE 196 30 284 A1, 1996. - [7] J. E. Huber, D. Rothmund, and J. W. Kolar, "Comparative evaluation of isolated front end and isolated back end multi-cell SSTs," in *Proc.* 8th Int. Power Electron. and Motion Contr. Conf. (IPEMC/ECCE Asia), Hefei, China, May 2016. - [8] H. Weiss, "Elimination of the 16 2/3 Hz 15kV main transformer on electrical traction vehicles," in Proc. 1st Europ. Power Electron. and Appl. Conf. (EPE), Brussels, 1985, pp. 5.83-5.88. - [9] P. Drábek, Z. Peroutka, M. Pittermann, and M. Cédl, "New configuration of traction converter with medium-frequency transformer using matrix converters," IEEE Trans. Ind. Electron., vol. 58, no. 11, pp. 5041-5048, Nov. 2011. - [10] H. S. Krishnamoorthy, P. Garg, P. J. Kunwor, and P. N. Enjeti, "3-phase AC-DC converter topologies with higher frequency transformer isolation for utility grid interface," in *Proc. 29th Annu. IEEE Applied Power* - Electronics Conf. (APEC), Fort Worth, TX, USA, 2014, pp. 1240–1247. W. McMurray, "Multipurpose power converter circuits," U.S. Patent [11] W. McMurray, 3,487,289, Dec., 1969. - [12] R. N. Raju, R. S. Zhang, L. D. Stevanovic, J. N. Slotnick, R. L. Steigerwald, and L. J. Garces, "AC-AC converter with high frequency link," U.S. Patent 8,644,037 B2, Jul., 2008. - D. H. Kim, B. M. Han, J. Y. Lee, and N. S. Choi, "New configuration of bidirectional intelligent semiconductor transformer with high-frequency AC-DC converter," in *Proc. 28th Annu. IEEE Applied Power Electron. Conf. and Expo. (APEC)*, Long Beach, CA, USA, Mar. 2013, pp. 3087– 3091. - [14] B.-M. Han, N.-S. Choi, and J.-Y. Lee, "New bidirectional intelligent - semiconductor transformer for smart grid application," *IEEE Trans. Power Electron.*, vol. 29, no. 8, pp. 4058–4066, Aug. 2014. Swiss National Science Foundation, "Energy Turnaround, National Research Programme 70: SwisSS solid-state SiC transformer." [Online]. Available: http://p3.snf.ch/project-154005 J. W. Kolar and J. E. Huber, "Konverter zur potentialgetrennten - Übertragung elektrischer Energie," Swiss Patent Application, Jan. 12, 2016. - W. McMurray, "The thyristor electronic transformer: a power converter using a high-frequency link," IEEE Trans. Ind. Gen. Applicat., vol. IGA-7, no. 4, pp. 451–457, Jul. 1971. - [18] J. E. Huber and J. W. Kolar, "Analysis and design of fixed voltage transfer ratio DC/DC converter cells for phase-modular solid-state transformers in Proc. IEEE Energy Conversion Congr. and Expo. (ECCE), Montréal, QC, Canada, Sep. 2015, pp. 5021–5029. - [19] L. Lindenmüller, R. Alvarez, and S. Bernet, "Optimization of a series resonant DC/DC converter for traction applications," in *Proc. Energy* - Conversion Congr. and Expo (ECCE USA), Raleigh, NC, USA, Sep. 2012, pp. 2201–2208. [20] R. W. DeDoncker, M. H. Kheraluwala, and D. M. Divan, "Power conversion apparatus for DC/DC conversion using dual active bridges," LLS Patent 5 073 264, 1009 U.S. Patent 5,027,264, 1989. - [21] K. Vangen, T. Melaa, S. Bergsmark, and R. Nilsen, "Efficient highfrequency soft-switched power converter with signal processor control," in Proc. 13th Int. Telecommunications Energy Conf. (INTELEC), Kyoto, Japan, Nov. 1991, pp. 631-639. - [22] J. Everts, F. Krismer, J. Van Den Keybus, J. Driesen, and J. W. Kolar, "Optimal ZVS modulation of single-phase single-stage bidirectional DAB AC-DC converters," *IEEE Trans. Power. Electron*, vol. 29, no. 8, pp. 3954-3970, 2014. - [23] D. M. Sable, F. C. Lee, and B. H. Cho, "A zero-voltage-switching bidirectional battery charger/discharger for the NASA EOS satellite, Proc. 17th IEEE App. Power Electron. Conf. (APEC), Boston, MA, USA, 1992, pp. 614–621 - [24] C. R. Swartz, "High performance ZVS buck regulator removes barriers to increased power throughput in wide input range point-of-load applications," 2012. [Online]. Available: http://goo.gl/YZ1.88e [25] D. Bortis and J. W. Kolar, "DC/DC Konverter und Verfahren zur Steuerung - eines weich schaltenden bidirektionalen DC/DC Konverters," Swiss Patent Application, Jan. 3, 2015. - [26] Wolfspeed, A Cree Company, "Power product overview." [Online]. Available: http://goo.gl/HsGcqF - [27] M. Kasper, R. M. Burkart, G. Deboy, and J. W. Kolar, "ZVS of power - MOSFETs revisited," *IEEE Trans. Power Electron.*, vol. 2, 2016. [28] U. Drofenik, A. Müsing, and J. W. Kolar, "Voltage-dependent capacitors in power electronic multi-domain simulations," in *Proc. Int. Po Electronics Conf. (IPEC)*, Sapporo, Japan, Jun. 2010, pp. 643–650. in Proc. Int. Power - C. Marxgut, "Ultra-flat isolated single-phase AC-DC converter systems," PhD Dissertation, ETH Zurich, Zurich, Switzerland, 2013, p. 131f.