© 2013 IEEE

IEEE Transactions on Power Electronics, Vol. 28, No. s2, pp. 899-907, February 2013

# Design and Implementation of a Highly Efficient Three-Level T-Type Converter for Low-Voltage Applications

M. Schweizer, J. W. Kolar

This material is published in order to provide access to research results of the Power Electronic Systems Laboratory / D-ITET / ETH Zurich. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the copyright holder. By choosing to view this document, you agree to all provisions of the copyright laws protecting it.



# Design and Implementation of a Highly Efficient Three-Level T-Type Converter for Low-Voltage Applications

Mario Schweizer, Student Member, IEEE, and Johann W. Kolar, Fellow, IEEE

Abstract—The demand for lightweight converters with high control performance and low acoustic noise led to an increase in switching frequencies of hard switched two-level low-voltage 3-phase converters over the last years. For high switching frequencies, converter efficiency suffers and can be kept high only by employing cost intensive switch technology such as SiC diodes or CoolMOS switches; therefore, conventional IGBT technology still prevails. In this paper, the alternative of using three-level converters for lowvoltage applications is addressed. The performance and the competitiveness of the three-level T-type converter (3LT<sup>2</sup>C) is analyzed in detail and underlined with a hardware prototype. The 3LT<sup>2</sup>C basically combines the positive aspects of the two-level converter such as low conduction losses, small part count and a simple operation principle with the advantages of the three-level converter such as low switching losses and superior output voltage quality. It is, therefore, considered to be a real alternative to two-level converters for certain low-voltage applications.

Index Terms—High efficiency, three-level converter, T-type converter.

# I. INTRODUCTION

**E** FFICIENT energy conversion in the low-voltage range has gained more and more attention. Applications such as photovoltaic grid inverters, PFC rectifiers, and automotive inverter systems demand for an outstanding efficiency at low costs. In order to have small and cheap passive components, the switching frequency is often increased to medium values of 12–25 kHz, what leads to higher switching losses and lower system efficiency. Additionally, acoustic noise can be a problem in residential applications. The switching frequency has to be increased above the audible range of 20 kHz if cost intensive measures for attenuating acoustic noise should be avoided.

In high-speed drives and in aircraft applications fundamental output frequencies of up to 1 kHz are common and high control bandwidths are required. Here, the switching frequency can be increased up to 50 kHz in order to obtain acceptable waveforms and control performance. Again, the efficiency suffers and bulky cooling systems are necessary.

The authors are with the Power Electronic Systems Laboratory, Swiss Federal Institute of Technology Zurich, Zurich 8092, Switzerland (e-mail: schweizer@lem.ee.ethz.ch; kolar@lem.ee.ethz.ch).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2012.2203151

The IGBT based two-level topology is still the standard industry solution to meet the requirements of the applications described. Alternative solutions have difficulties to gain market share due to their increased complexity and costs. Potential energy savings achieved with a different converter topology can only convince the customer if the initial costs are not too high and the investment may give a good return.

Previous work showed that multilevel topologies have a very flat dependence of the converter efficiency on the switching frequency [1], [2]. If a standard two-level voltage source converter (VSC) built with 1200-V IGBTs is compared to a three-level neutral point clamped (NPC) converter built with 600-V devices, the efficiency of the three-level converter can be better if the switching frequency is higher than 10 kHz.

In this paper, the competitiveness of the three-level T-type converter  $(3LT^2C)$  [3]–[8] for low-voltage applications is an alyzed. Compared to the three-level NPC topology [4], the T-type employs an active bidirectional switch to the dc-link voltage midpoint and gets along with two diodes less per bridge leg. It is an alternative to more complex three-level topologies such as active neutral point clamped converters [9]–[11] or split-inductor converters [12], [13]. The  $3LT^2C$  basically combines the positive aspects of the two-level converter such as low conduction losses, small part count and a simple operation principle with the advantages of the three-level converter such as low switching losses and superior output voltage quality.

A discussion on the possible switch configurations, the commutation steps and the available modulation schemes is given in Section II. The main differences and advantages compared to the three-level NPC topology are highlighted. The impact of the combination of different switch types on the switching losses is investigated. The converter efficiency is calculated with a generic approach considering the temperature dependence of the loss components.

It will be shown that the semiconductor losses of the 3LT<sup>2</sup>C are decreased and distributed over several devices. This leads only to a small increase in the junction temperature and allows for choosing smaller semiconductor chip sizes or for keeping high efficiency and high reliability.

In Section III, the calculated efficiency is proved with measurements on a 99 % efficient, 10-kW hardware prototype of the 3LT<sup>2</sup>C. The hardware prototype has the ability to change its switching frequency and to switch between two-level and threelevel modulation during operation. Accordingly, the impact on the losses of passive components such as the load machine or the EMI filter can directly be evaluated.

Manuscript received March 29, 2012; revised May 15, 2012; accepted May 26, 2012. Date of current version September 27, 2012. Recommended for publication by Associate Editor Dr. P. Barbosa.



Fig. 1. Schematic of the three-level T-type topology. The conventional twolevel VSC topology is extended with an active, bidirectional switch to the dc-link midpoint. A single-bridge leg of the T-type VSC resembles the shape of the rotated character "T", accordingly the topology is denominated as T-type topology.

A comparison of the achievable converter efficiency of the two-level VSC, the  $3LT^2C$ , and the three-level NPC converter is given in Section IV. Due to the low conduction losses and the low switching losses of the  $3LT^2C$ , the efficiency is very high especially for medium switching frequencies (8–24 kHz) often used in industry. This is achieved without employing SiC devices which can be very expensive if chip sizes leading to comparable conduction losses are chosen.

The  $3LT^2C$  is considered to be a real alternative to twolevel converters for low-voltage applications, where a higher switching frequency and high efficiency is a key target.

#### II. THE T-TYPE TOPOLOGY

The basic topology of the  $3LT^2C$  is depicted in Fig. 1. The conventional two-level VSC topology is extended with an active, bidirectional switch to the dc-link midpoint.

For low-voltage applications (e.g.,  $V_{dc} = 650$ -V), the highside and the low-side switches (T<sub>1</sub>/D<sub>1</sub> and T<sub>4</sub>/D<sub>4</sub>) would usually be implemented with 1200-V IGBTs/diodes as the full dclink voltage has to be blocked. Differently, the bidirectional switch to the dc-link midpoint has to block only half of the dclink voltage. It can be implemented with devices having a lower voltage rating, in the case at hand two 600-V IGBTs including antiparallel diodes are used [cf., Fig. 2(a)]. Due to the reduced blocking voltage, the middle switch shows very low switching losses and acceptable conduction losses, although there are two devices connected in series.

Contrary to the three-level NPC topology, there is no series connection of devices that has to block the whole dc-link voltage  $V_{dc}$ . For the NPC topology, switching transitions directly from the positive (P) to the negative (N) dc-link voltage level and vice versa are usually omitted as there might occur an uneven share of the voltage to be blocked in the transient case when both IGBTs connected in series turn off at the same time. This undesirable effect cannot occur in the T-type topology. It is not necessary to implement low-level routines which prevent such transitions or ensure a transient voltage balancing among series connected IGBTs.



Fig. 2. Bidirectional switch to the midpoint can be implemented with two IGBTs in (a) common emitter configuration or (b) in common collector configuration.

An additional benefit related to using single 1200-V devices to block the full dc-link voltage are reduced conduction losses, if bipolar devices are considered. Whenever the output is connected to (P) or (N), the forward voltage drop of only one device occurs, contrary to the NPC topology where always two devices are connected in series. The conduction losses are considerably reduced making the  $3LT^2C$  an interesting choice even for low swichting frequencies.

Historically, the three-level NPC topology was developed for medium-voltage applications. There, it was necessary to place devices in series due to the limited voltage blocking capability of the available devices. The drawback of the increased conduction losses due to the series connected bipolar devices was outperformed by the gain in voltage handling capability and the directly related gain in power handling capability. Contrary, for low-voltage applications, this benefit is invalid. The available devices have sufficient voltage ratings and fast switching speeds; therefore, it is not necessary to connect devices in series. An increased output power is achieved with increased phase currents. The conduction losses are an important factor limiting the power range and should be kept as small as possible. Therefore, the T-type topology is the better choice for low-voltage applications based on bipolar devices.

The T-type topology is also used in medium-voltage applications [14], [15] where it is known as neutral point piloted (NPP) converter or transistor clamped converter (TCC). For mediumvoltage applications, the voltage blocking capability of a single device is not sufficient to block the full dc-link voltage. Each of the switches  $T_1$  and  $T_4$  has to be replaced by a series connection of two IGBTs. Special active gate drive units are necessary for transient and steady-state voltage balancing [16], [17]. The implementation effort is increased considerably and the conduction losses increase due the series connection of bipolar devices. Therefore, this configuration is not recommended for low-voltage applications.

## A. Switch Configuration

There are basically two ways the two 600-V IGBTs can be configured to form a bidirectional switch, either in common emitter configuration or in common collector configuration.

The common emitter configuration [cf., Fig. 2(a)] would require one additional isolated gate drive supply voltage for each

TABLE I Switching States

| State | Vout            | T1  | T2  | T <sub>3</sub> | T <sub>4</sub> |
|-------|-----------------|-----|-----|----------------|----------------|
| Р     | $+V_{\rm dc}/2$ | on  | on  | off            | off            |
| 0     | 0               | off | on  | on             | off            |
| N     | $-V_{\rm dc}/2$ | off | off | on             | on             |

bridge leg, summing up to three additional gate drive supplies compared to the two-level VSC topology.

This number can be reduced even more if a common collector configuration [cf., Fig. 2(b)] is used.  $T_2$  shares now a common emitter with the high-side switch  $T_1$  and can be supplied with the isolated gate drive voltage of  $T_1$ . The emitter of the second 600-V IGBT is connected to the midpoint voltage level. If the 3-phase topology is considered, all three IGBTs  $T_{3,a,b,c}$  share a common emitter, and therefore only one isolated gate drive supply is necessary. In total, the complete T-type topology can be implemented with only one additional isolated gate drive supply compared to the two-level topology.

The necessary power rating of the isolated gate drive supply of the high-side switch  $T_1$  is not increased if the gate charges of the 600 and the 1200-V IGBT are approximately equal. Because of the implemented commutation and modulation strategy  $T_1$ and  $T_2$  are newer switched both in the same modulation cycle what will be shown in the next section.

It is still necessary to implement six additional gate drive ICs and six additional digital isolators for the switch signals which will increase the costs slightly. Compared to the three-level NPC topology the removal of the clamping diodes reduces the necessary diodes from 18 to 12. Furthermore, the reduction of the additional isolated gate drive supplies from six to one is a clear improvement and can drive the costs down.

#### B. Commutation

The switch commutation has to be considered in detail for the  $3LT^2C$ . Basically, the output of a bridge leg can be connected to the positive (P), neutral (0), or the negative (N) dc-link voltage level as can be seen in Fig. 3. The positive voltage level, for instance, could be achieved by closing  $T_1$ , the neutral level by closing  $T_2$  and  $T_3$ , and the negative level by closing  $T_4$  for both current directions. However, this strategy would require a current-dependent commutation sequence. Fortunately, there is a simpler commutation strategy which works independently of the current direction.

If we close not only  $T_1$ , but  $T_1$  and  $T_2$  for the positive voltage level,  $T_2$  and  $T_3$  for the neutral, and  $T_3$  and  $T_4$  for the negative voltage level, the current commutates naturally to the correct branch independent of the current direction. Table I describes which switches are closed to achieve the desired output voltage. A simple turn-on delay for all switches is sufficient to prevent a dc-link short circuit. If these switch signals are used, the modulation is identical to the three-level NPC topology modulation.

As an example we consider Fig. 3(a), where the output phase is connected to the positive (P) voltage level ( $T_1$  and  $T_2$  are closed) for positive output current. In order to commutate to



Fig. 3. Current commutation during switching transition  $(P \rightarrow 0)$  for (a) positive and (b) negative output current. Current commutation during switching transition  $(0 \rightarrow P)$  for (c) positive and (d) negative output current.

the neutral level (0),  $T_1$  is opened and after the turn-on delay  $T_3$  is closed additionally. During the turn-off of  $T_1$ , the current naturally commutates over  $T_2$  and  $D_3$  to the neutral level. For a negative phase current [cf., Fig. 3(b)], the current commutates to the neutral after  $T_3$  is closed.

If we switch back from (0) to (P), first  $T_3$  is opened and after the turn-on delay  $T_1$  is closed. For a positive phase current [cf., Fig. 3(c)] during turn-off of  $T_3$ , the current continues flowing through  $D_3$  and commutates to the positive voltage level after the turn-on of  $T_1$ . For a negative phase current [cf., Fig. 3(d)], the current commutates to  $D_1$  during turn-off of  $T_3$ . This principle works for all remaining switching transitions.



Fig. 4. Space-vector diagram showing the implemented clamping window.

The direct transition from (N) to (P) and vice versa is avoided by the implemented space-vector modulation and occurs only at sector borders. Although the transition is not a problem for the  $3LT^2C$ , it produces additional losses in the 600-V diodes. A reverse recovery current pulse flows to the neutral voltage level because of the blocking voltage change from  $-V_{dc}/2$  to  $+V_{dc}/2$  over D<sub>2</sub> and D<sub>3</sub>. This reverse recovery current produces additional losses in the diodes.

By omitting direct transitions from (N) to (P) and vice versa, the IGBTs  $T_1$  and  $T_2$  are not switched in the same modulation cycle. Therefore, as already mentioned in Section II-A, the necessary power rating of the isolated gate drive supply of the high-side switch  $T_1$  is not increased if it is used to additionally power the gate drive unit of  $T_2$ .

### C. Modulation

The modulation strategies known from the three-level NPC converter can also be applied to the 3LT<sup>2</sup>C. The modulation strategy is an important point for the converter efficiency [18]. Either space-vector-based modulation strategies [19] or phase-oriented pulse-width modulation (PWM) [20], [21] can be used.

A space-vector modulation scheme with switching loss optimal clamping described in [19] is used in this paper. The output phase with the momentary highest current is not switched over an electrical angle of 60° (discontinuous PWM) what reduces the switching losses. A fixed clamping window around  $\varphi_v = -30^\circ \dots 30^\circ$  is implemented ideally fitting a current to voltage displacement angle of  $\varphi_1 = 0^\circ$  (cf., Fig. 4).

An issue related to the adopted optimal clamping space-vector modulation is that the dc-link capacitors are loaded in an alternating fashion with three times the fundamental frequency. Therefore, a certain dc-link voltage unbalance occurs periodically. The space-vector modulation can be adopted to account for this voltage unbalance according to [22]. The compensation ensures that the output voltage is generated correctly, although the link is not exactly balanced.

#### D. Determination of the Switching Losses

The  $3LT^2C$  is built with mixed semiconductor technology. 600-V IGBTs and diodes are combined with 1200-V IGBTs and diodes. It would be inadequate to assume that the datasheet switching losses with simple scaling to the commutation voltage would be accurate enough to determine the switching losses of



Fig. 5. Recorded turn-on switching transients of  $T_1$  for  $V_c = 325 \text{ V}$ ,  $I_{out} = 25 \text{ A}$ ,  $T_j = 125 \text{ }^{\circ}\text{C}$ . (a) Commutating diode is rated for 600 V. (b) Commutating diode is rated for 1200V.

| TA        | BLE  | II       |
|-----------|------|----------|
| SWITCHING | Loss | ENERGIES |

| Switching Transition | Switching loss energies         |  |  |  |
|----------------------|---------------------------------|--|--|--|
| $I_{out} \ge 0$      |                                 |  |  |  |
| $P \rightarrow 0$    | $E_{\rm T1,off}, E_{\rm D3,on}$ |  |  |  |
| $0 \rightarrow P$    | $E_{\rm T1,on}, E_{\rm D3,off}$ |  |  |  |
| $N \rightarrow 0$    | $E_{\rm T2,on}, E_{\rm D4,off}$ |  |  |  |
| $0 \rightarrow N$    | $E_{\rm T2,off}, E_{\rm D4,on}$ |  |  |  |
| $I_{out} < 0$        |                                 |  |  |  |
| $P \rightarrow 0$    | $E_{T3,on}, E_{D1,off}$         |  |  |  |
| $0 \rightarrow P$    | $E_{T3,off}, E_{D1,on}$         |  |  |  |
| $N \rightarrow 0$    | $E_{\rm T4,off}, E_{\rm D2,on}$ |  |  |  |
| 0  ightarrow N       | $E_{\rm T4,on}, E_{\rm D2,off}$ |  |  |  |

the  $3LT^2C$ . The turn-on switching loss energy of the 1200-V IGBT will be lower if the commutating diode is only 600 V rated with considerably lower reverse recovery charge. The current overshoot during turn-on of  $T_1$  is considerably reduced if the commutating diode is 600 V rated [cf., Fig. 5(a)] compared to the case where the commutating diode is rated for 1200 V [cf., Fig. 5(b)]. In the same manner, the 600-V device turn-on loss energy will be higher if the commutating diode is 1200 V rated.

In order to determine in which device switching losses occur depending on the switching transition and of what value these losses are, switching transients have been recorded directly at the  $3LT^2C$  prototype over a range of commutation voltages, currents and temperatures. Passive voltage probes and passive ac current transformers directly mounted to the pins of the implemented discrete TO-247 packages enabled an accurate measurement with a minimum influence on the commutation inductance. The  $3LT^2C$  prototype (cf., Section III) was built with the following devices:

- 1) Infineon IGBT 1200 V, 40 A IKW40T120;
- 2) Infineon IGBT 600 V, 50 A IKW50N60T.

Switching losses occur in different semiconductors depending on the switching transition and the direction of the output current. It is important to analyze the commutation process in detail for every switching transition in order to find what devices obtain turn-on and turn-off losses as well as diode reverse-recovery losses. Table II summarizes the results. The direct transition from (P) to (N) and vice versa is omitted by the implemented space-vector modulation.

TABLE III MEASURED SWITCHING LOSS ENERGIES FOR  $V_c = 325 \text{ V}, I_{out} = 25 \text{ A}, \text{ and } T_j = 125 \text{ °C}$ 

| Energy              | Measurement       | Datasheet         | Difference |
|---------------------|-------------------|-------------------|------------|
| E <sub>T1,on</sub>  | $1.20\mathrm{mJ}$ | $1.58\mathrm{mJ}$ | -24%       |
| $E_{\rm T1,off}$    | $1.59\mathrm{mJ}$ | $1.68\mathrm{mJ}$ | -5%        |
| $E_{\rm D1,on}$     | $0.17\mathrm{mJ}$ |                   |            |
| $E_{\rm D1,off}$    | $1.13\mathrm{mJ}$ | $1.12\mathrm{mJ}$ | +1%        |
| $E_{T3,on}$         | $1.26\mathrm{mJ}$ | $0.65\mathrm{mJ}$ | +94%       |
| E <sub>T3,off</sub> | $0.72\mathrm{mJ}$ | $0.68\mathrm{mJ}$ | +6%        |
| E <sub>D3,on</sub>  | $0.06\mathrm{mJ}$ |                   |            |
| $E_{D3.off}$        | $0.34\mathrm{mJ}$ | 0.41 mJ           | -17%       |

Due to the symmetry of the circuit, the turn-on and turn-off energies of both 600-V devices are equal under the same conditions (i.e.,  $E_{T2,on} = E_{T3,on}$ ,  $E_{T2,off} = E_{T3,off}$ ,  $E_{D2,off} = E_{D3,off}$ , and  $E_{D2,on} = E_{D3,on}$ ). For the same reason, this holds also for the 1200-V devices (i.e.,  $E_{T1,on} = E_{T4,on}$ ,  $E_{T1,off} = E_{T4,off}$ ,  $E_{D1,off} = E_{D4,off}$ , and  $E_{D1,off} = E_{D4,off}$ , and  $E_{D1,off} = E_{D4,off}$ .

In Table III, the measured switching loss energies and the deviation from the datasheet values are summarized. It can be seen that the 1200-V IGBT turn-on energy is 24% lower and the 600-V IGBT turn-on energy is 94% higher than the datasheet values. The switching losses will still be lower than for the two-level VSC because the commutation voltage is only  $V_{\rm dc}/2$ . The datasheet switching loss energies have been linearly interpolated to a commutation voltage of  $V_{\rm c} = 325$  V, a phase current of  $I_{\rm out} = 25$  A and a junction temperature of  $T_{\rm j} = 125$  °C for this comparison. The datasheet diode turn-off loss energy was calculated from the given reverse recovery charge. The diode turn-on losses are very small and are usually not given in the datasheet.

#### E. Calculation of the Converter Efficiency

In order to calculate the operating point dependent  $3LT^2C$  efficiency, an algorithm described in [2] was used and slightly adapted. The calculation incorporates the space-vector modulation such that the impact of optimal clamping is considered correctly.

The complete algorithm was extended to work with nonlinear approximations for the switching and the conduction losses. Additionally, the junction temperature of each device was considered in the loss calculation. The efficiency of the  $3LT^2C$ prototype is expected to be in the range of 99%, and therefore the junction temperatures of the semicondcutor devices will be rather low. As the loss components are dependent on the temperature, neglecting this dependence could lead to wrong predictions of the achievable efficiency.

Models describing the current and voltage dependencies of the switching losses and the conduction losses have to be provided to the algorithm.

The switching loss energies have been approximated with (1) (cf., [23]). The coefficients are determined with a least-squares fit using the measurement data

$$E_{\rm sw}(V,I) = k_1 \cdot V \cdot I + k_2 \cdot V \cdot I^2 + k_3 \cdot V^2 + k_4 \cdot V^2 \cdot I + k_5 \cdot V^2 \cdot I^2.$$
(1)



Fig. 6. Measured turn-on and turn-off energies of the 600-V IGBT at  $T_{\rm j}$  = 125 °C and their curve-fitted approximation.



Fig. 7. Measured forward voltage drop of the 600-V IGBT and diode for two different junction temperatures.

As an example, the determined turn-on and turn-off loss energies and the fitted curves of the 600-V IGBT are depicted in Fig. 6. The switching losses increase with higher junction temperature and have been experimentally measured at three different temperatures  $T_j = \{30 \,^{\circ}\text{C}, 80 \,^{\circ}\text{C}, 125 \,^{\circ}\text{C}\}$ . In between these temperatures, piecewise linear interpolation is used for the calculation.

Also the conduction losses of each semiconductor device were determined experimentally. The forward voltage drop of the devices has been measured for several currents and junction temperatures. The self-heating effect of the semiconductor during the measurement is negligible because of the small duration ( $T_p < 2ms$ ) of the applied current pulses. The currentdependent conduction-loss model was simply constructed with piecewise linear interpolation in between the experimental data points. The measured forward characterisics of the 600-V IGBT and diode are depicted in Fig. 7 for two different junction temperatures. The typical temperature dependence can be observed. The forward voltage decreases and the differential resistance increases with higher junction temperature.

Using these models, it is possible to calculate the losses over a fundamental period in each semiconductor device. A simple thermal model was included in the calculation in order to determine the mean junction temperatures and adapt the loss models. The thermal model consists of an heatsink with forced air cooling ( $R_{\rm sa} = 0.17 \, {\rm K/W}$ ), an isolation foil ( $R_{\rm cs} = 0.51 \, {\rm K/W}$ ) for each discrete device and the thermal resistances of the semiconductors given in the datasheet ( $R_{\rm jc,T1} = 0.45 \, {\rm K/W}$ ,  $R_{\rm jc,D1} = 0.81 \, {\rm K/W}$ ,  $R_{\rm jc,T2} = 0.45 \, {\rm K/W}$  and  $R_{\rm jc,D2} = 0.8 \, {\rm K/W}$ ). The junction temperatures converge to their final value after a few iterations of the loss calculation algorithm.



Fig. 8. Semiconductor loss distribution over an output voltage period at  $\hat{V}_1 = 325 \text{ V}$ ,  $\hat{I}_1 = 20.5 \text{ A}$ ,  $\varphi_1 = 0^\circ$ , and  $f_s = 8 \text{ kHz}$ .



Fig. 9. Mean loss distribution in the semiconductor devices and corresponding junction temperatures for inverter operation ( $\hat{V}_1 = 325 \text{ V}, \hat{I}_1 = 20.5 \text{ A}, \varphi_1 = 0^\circ, f_s = 8 \text{ kHz}$ , and  $T_{amb} = 40 \text{ °C}$ ).

The combined switching and conduction losses over an output fundamental period are depicted in Fig. 8 for inverter operation at the nominal output power of  $P_{\rm out} = 10$  kW. The characteristic reduction of losses over an electrical angle of  $60^{\circ}$  around the maximum current peak due to the implemented loss optimal clamping scheme can be seen.

Finally, the average losses in each semiconductor device of the  $3LT^2C$  can be calculated. Fig. 9 shows the mean conduction and switching losses in each device. Generally, the  $3LT^2C$  obtains very low losses for a wide range of switching frequencies. The conduction losses are comparable with the two-level converter, but the switching losses are further reduced because the commutation voltage is only  $V_{dc}/2$ .



Fig. 10. Prototype of the 3LT<sup>2</sup>C.

TABLE IV PARAMETERS OF THE 3LT<sup>2</sup> C

| Parameter            | Variable      | Value                                |
|----------------------|---------------|--------------------------------------|
| Nominal output power | $P_{n}$       | $10\mathrm{kW}$                      |
| Nominal efficiency   | $\eta_{ m n}$ | 99.0%                                |
| Switching frequency  | $f_{\rm s}$   | $8\mathrm{kHz}$                      |
| DC-link voltage      | $V_{\rm dc}$  | $650\mathrm{V}$                      |
| DC-link capacitance  | $C_{\rm dc}$  | $2 \times 240 \mu\text{F}$ in series |
| Volume               | $V^{-}$       | $3 \mathrm{dm}^3$                    |
| Weight               | m             | $2  \mathrm{kg}$                     |
| Power density        | ρ             | $3.3\mathrm{kW/dm^3}$                |
| Power weight         | $\sigma$      | $5  \mathrm{kW/kg}$                  |

Similarly to the three-level NPC topology, the loss distribution is strongly dependent on the operating point. For inverter operation, the diodes  $D_1$  and  $D_4$  obtain only negligible losses, whereas for rectifier operation the IGBTs  $T_1$  and  $T_4$  are nearly not loaded. This distinct loss distribution profile enables to optimize a T-type bridge-leg module for certain applications such as solar inverters or PFC rectifiers (cf., [24]). The semiconductor chip area of the lightly loaded devices can be decreased to a minimum what saves costs.

Due to the low semiconductor losses, the junction temperatures of the devices are only about 60 °C for an ambient temperature of  $T_{\rm amb} = 40$  °C. The switching frequency can be increased without problems up to  $f_{\rm s} = 50$  kHz if converter efficiency is not a key target. Otherwise, the reliability of the semiconductor devices increases due to the decreased junction temperatures and the small thermal cycling.

## III. THE 3LT<sup>2</sup>C PROTOTYPE

The key performance data of the  $3LT^2C$  prototype (cf., Fig. 10) are summarized in Table IV. The converter is designed for an output power of 10 kW and allows the switching frequency to be set in a range from 4 to 24 kHz. At the nominal switching frequency of 8 kHz, the converter reaches a pure semiconductor efficiency of 99 %. Digital control, gate drive circuits, and forced air cooling consume 20W in addition. The power density is given with 3.3 kW/dm<sup>3</sup>.

The converter is controlled with a digital signal processing board consisting of a 100 Mhz DSP from TI (TMS320F2808) and a FPGA from Lattice (LCMXO2280) as well as filtering and amplification circuitry. The control board is mounted on top of the power board which holds the gate drive circuits and the power semiconductors.



Fig. 11. Calculated and measured efficiency of the  $3LT^2C$  prototype supplying a *RL* load ( $R = 20 \Omega, L = 2.5 \text{ mH}$ ).

An important feature of the prototype is the ability to change the switching frequency during operation. Also the output voltage can be switched between two-level and three-level modulations during operation what allows an investigation of the impact on the losses occuring in the load machine without stopping the machine and changing its thermal conditions. An analysis showing the positive impact of the three-level output voltage waveform on the harmonic machine losses was presented in [25]. The harmonic machine losses can be reduced approximately by a factor of 4 compared to standard two-level operation.

The efficiency of the  $3LT^2C$  has been measured with a Yokogawa WT3000 precision power analyzer (basic power accuracy of 0.02%). The measurements were conducted with a fixed RL-load ( $R = 20 \Omega$ , L = 2.5 mH) and the output voltage was increased in small steps. The clamping interval was set to a symmetric clamping around 0° in order to match the small current displacement angle  $\varphi_1$  resulting from the mainly resistive *RL* load.

Fig. 11 shows the measured and the calculated efficiency over the output power. The initial efficiency calculation resulted in a slightly higher efficiency than measured. Further measurements revealed additional loss components caused by cabling resistances (due to technical reasons, a four-wire measurement was not possible) and contact resistances of the implemented screw clamps at the power terminals of the converter. Although these loss components are very small ( $P_{cable} = 12.8$  W and  $P_{screw} = 13.8$  W at the nominal output power), the influence is not negligible if such high efficiencies are measured. If these additional losses are included, calculation and measurement show a very good agreement.

### IV. EFFICIENCY COMPARISON

In this section, the efficiency of the  $3LT^2C$  is compared with the standard two-level VSC and the three-level NPC topology. A reasonable switching frequency range of  $f_s = 4-48$  kHz is chosen for the comparison.

In Fig. 12 the efficiency for inverter and rectifier operation of the 3LT<sup>2</sup>C, the two-level VSC with 1200-V IKW40T120 and the three-level NPC with 600-V IKW50N60T switches are depicted. For the calculation of the two-level and the three-



Fig. 12. Calculated efficiency comparison for  $S_{\rm out} = 10 \, \rm kVA$ ,  $\hat{V}_1 = 325 \, \rm V$ ,  $\hat{I}_1 = 20.5 \, \rm A$ . (a) Inverter operation with  $\varphi_1 = 0^\circ$ , (b) rectifier operation with  $\varphi_1 = 180^\circ$ , and (c) inverter operation with load machine ( $\varphi_1 = 30^\circ$ ). Switch types: Infineon IKW40T120 and IKW50N60T.

level NPC efficiency, the same algorithm accounting for the loss optimal space-vector modulation is used.

The same thermal model as described in Section II-E is used for all topologies. The performance of the heatsink had to be improved in order to get reasonable junction temperatures for the two-level converter at high switching frequencies. The resulting thermal resistance is given with  $R_{\rm sa} = 0.12 \, {\rm K/W}$  and is used for all topologies.

The temperature-dependent conduction loss models described in Section II-E are used for the calculation. The switching loss models have been adapted slightly in order to have the same data basis for the comparison of the three different topologies. Instead of using the nonlinear model described in Section II-E, the switching loss energies were scaled linearly with the commutation voltage and the switched current. The temperature dependence of the switching losses is still included.

The only additional loss components included for all converters are due to the contact resistances of the screw clamps  $(R_{\rm screw} = 14.5 \,{\rm m}\Omega)$ . The cabling losses have been removed as they are dependent on the measurement setup.

The efficiency of the T-type converter is outstanding for medium switching frequencies from 4 to 30 kHz (cf., Fig. 12). The main benefit of the T-type topology comes from the reduced switching losses because the commutation voltage of the 1200-V devices is only 325 V instead of 650 V in the two-level VSC. Compared to the three-level NPC topology the conduction losses are lower because of only two devices being in series in the current path. The difference between inverter operation [cf., Fig. 12(a)] and rectifier operation [cf., Fig. 12(b)] is very small. If the load is partly inductive such as an induction machine, the loss optimal clamping interval can be adapted for all three topologies. Fig. 12(c) shows the achievable efficiencies for a current displacement angle  $\varphi_1 = 30^\circ$  with a matched clamping interval.

For a switching frequency above 30 kHz, the three-level NPC topology is superior. As the efficiency curves of the three-level NPC and the T-type topology are very flat, the switching frequency at which both topologies have equal efficiency is very sensitive to variations of the semiconductor properties such as conduction and switching losses. If the dc-link voltage is increased, the cross-over point is at a lower switching frequency because the switching losses of the T-type topology become more important.

The application area of the three-level NPC topology is limited to special applications, where exceptionally high switching frequencies are necessary and where the increased costs due to the number of necessary semiconductors and gate drive units can be justified. For all other low-voltage applications the 3LT<sup>2</sup>C is the better choice if efficiency and costs are important. Naturally, for medium-voltage applications, the three-level NPC topology has its advantages and cannot be replaced by the 3LT<sup>2</sup>C.

### V. CONCLUSION

In this paper, the  $3LT^2C$  for high-efficiency low-voltage applications was presented. It is an alternative to the two-level VSC for medium switching frequency applications and is very efficient in the range of 4–30 kHz. The main advantage comes from the halved commutation voltage which reduces the switching losses compared to the two-level topology. The conduction losses do not change considerably.

The implementation of the bidirectional switch to the midpoint of the dc-link with two antiserial 600-V IGBTs in common-emitter or common-collector configuration was discussed and benefits concerning the additional isolated gate drive supplies have been shown for the common-collector configuration. A simple commutation scheme which is independent on the current direction was presented. The losses of the  $3LT^2C$  were calculated with an algorithm considering the loss optimal clamping scheme and the temperature dependence of the loss components. The predicted efficiency of 99% was proved with measurements on a 10-kW prototype of the  $3LT^2C$ .

#### REFERENCES

- R. Teichmann and S. Bernet, "A comparison of three-level converters versus two-level converters for low-voltage drives, traction, and utility applications," *IEEE Trans. Ind. Appl.*, vol. 41, no. 3, pp. 855–865, May/Jun. 2005.
- [2] M. Schweizer, T. Friedli, and J. W. Kolar, "Comparison and implementation of a 3-level NPC voltage link back-to-back converter with SiC and Si diodes," in *Proc. IEEE 25th Annu. Appl. Power Electron. Conf. Expo.*, pp., 1527–1533.
- [3] J. Holtz, "Selbstgeführte Wechselrichter mit treppenförmiger Ausgangsspannung für grosse Leistung und hohe Frequenz (in german)," in *Siemens Forschungs und Entwicklungsberichte*, vol. 6. Berlin, Germany: Springer-Verlag, 1977, pp. 164–171.
- [4] A. Nabae, I. Takahashi, and H. Akagi, "A new neutral-point-clamped PWM inverter," *IEEE Trans. Ind. Appl.*, vol. IA-17, no. 5, pp. 518–523, Sep. 1981.
- [5] J. K. Steinke, "Grundlagen für die Entwicklung eines Steuerverfahrens für GTO-Dreipunktwechselrichter für Traktionsantriebe (in german)," in *etzArchiv*, vol. 10, Berlin, Germany, VDE-Verlag, 1988, pp. 215–220.
- [6] R. Joetten, M. Gekeler, and J. Eibel, "AC drive with three-level voltage source inverter and high dynamic performance microprocessor control," in *Proc. Eur. Conf. Power Electron. Appl.*, Bruxelles, Belgium, Oct. 1985, pp. 3.1–3.6.
- [7] B. Fuld, "Aufwandsarmer Thyristor-Dreistufen-Wechselrichter mit geringen Verlusten (in german)," in *etzArchiv*, vol. 11, Berlin, Germany: VDE-Verlag, 1989, pp. 261–264.
- [8] T. Takeshita and N. Matsui, "PWM control and input characteristics of three-phase multi-level AC/DC converter," in *Proc. IEEE 23rd Annu. Power Electron. Spec. Conf.*, 1992, pp. 175–180.
- [9] T. Bruckner, S. Bernet, and H. Guldner, "The active NPC converter and its loss-balancing control," *IEEE Trans. Ind. Electron.*, vol. 52, no. 3, pp. 855–868, Jun. 2005.
- [10] A. Leredde, G. Gateau, and D. Floricau, "New three level topology with shared components: Properties, losses, and control strategy," in *Proc. IEEE 35th Annu. Conf. Ind. Electron. Soc.*, 2009, pp. 676–681.
- [11] J. Li, J. Liu, D. Boroyevich, P. Mattavelli, and Y. Xue, "Three-level active neutral-point-clamped zero-current-transition converter for sustainable energy systems," *IEEE Trans. Power Electron.*, vol. 26, no. 12, pp. 3680–3693, Dec. 2011.
- [12] J. Ewanchuk, J. Salmon, and A. M. Knight, "Performance of a high-speed motor drive system using a novel multilevel inverter topology," *IEEE Trans. Ind. Appl.*, vol. 45, no. 5, pp. 1706–1714, Sep./Oct. 2009.
- [13] H. Xiao and S. Xie, "Transformerless split-inductor neutral point clamped three-level PV grid-connected inverter," *IEEE Trans. Power Electron.*, vol. 27, no. 4, pp. 1799–1808, Apr. 2012.
- [14] V. Peron-Guennegues, C. Conilh, and L. Leclere, "A converter topology for high current density drive applications," in *Proc. 14th Eur. Conf. Power Electron. Appl.*, Aug. 30–Sep. 1, 2011, pp. 1–8.
- [15] S. Kouro, M. Malinowski, K. Gopakumar, J. Pou, L. Franquelo, B. Wu, J. Rodriguez, M. Pe andrez, and J. Leon, "Recent advances and industrial applications of multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 8, pp. 2553–2580, Aug. 2010.
- [16] I. Baraia, J. Barrena, G. Abad, J. Canales Segade, and U. Iraola, "An experimentally verified active gate control method for the series connection of IGBT/Diodes," *IEEE Trans. Power Electron.*, vol. 27, no. 2, pp. 1025–1038, Feb. 2012.
- [17] R. Withanage and N. Shammas, "Series connection of insulated gate bipolar transistors (IGBTs)," *IEEE Trans. Power Electron.*, vol. 27, no. 4, pp. 2204–2212, Apr. 2012.
- [18] J. W. Kolar, H. Ertl, and F. C. Zach, "Influence of the modulation method on the conduction and switching losses of a PWM converter system," *IEEE Trans. Ind. Appl.*, vol. 27, no. 6, pp. 1063–1075, Nov./Dec. 1991.
  [19] B. Kaku, I. Miyashita, and S. Sone, "Switching loss minimised space
- [19] B. Kaku, I. Miyashita, and S. Sone, "Switching loss minimised space vector PWM method for IGBT three-level inverter," *IEE Proc. Electr. Power Appl.*, vol. 144, no. 3, pp. 182–190, May 1997.

- [20] M. Qing-yun, M. Wei-ming, S. Chi, J. Gui-sheng, and Q. Wei, "Analytical calculation of the average and RMS currents in three-level NPC inverter with SPWM," in *Proc. IEEE 35th Annu. Conf. Ind. Electron. Soc.*, 2009, pp. 243–248.
- [21] J. Pou, J. Zaragoza, S. Ceballos, M. Saeedifard, and D. Boroyevich, "A carrier-based PWM strategy with zero-sequence voltage injection for a three-level neutral-point-clamped converter," *IEEE Trans. Power Electron.*, vol. 27, no. 2, pp. 642–651, Feb. 2012.
- [22] J. Pou, D. Boroyevich, and R. Pindado, "New feedforward space-vector PWM method to obtain balanced AC output voltages in a three-level neutral-point-clamped converter," *IEEE Trans. Ind. Electron.*, vol. 49, no. 5, pp. 1026–1034, Oct. 2002.
- [23] F. Schafmeister, C. Rytz, and J. W. Kolar, "Analytical calculation of the conduction and switching losses of the conventional matrix converter and the (very) sparse matrix converter," in *Proc. IEEE 20th Annu. Appl. Power Electron. Conf. Expo.*, 2005, vol. 2, pp. 875–881.
- [24] M. Schweizer, I. Lizama, T. Friedli, and J. W. Kolar, "Comparison of the chip area usage of 2-level and 3-level voltage source converter topologies," in *Proc. IEEE 36th Annu. Conf. Ind. Electron. Soc.*, 2010, pp. 391–396.
- [25] M. Schweizer and J. W. Kolar, "High efficiency drive system with 3-level T-type inverter," in *Proc. 14th Eur. Conf. Power Electron. Appl.*, 2011, pp. 1–10.



Mario Schweizer (S'09) was born in Switzerland on February 20, 1983. He received the M.Sc. degree in May 2008 from ETH Zurich, Switzerland, and has been working toward the Ph.D. degree at the Power Electronic Systems Laboratory of ETH Zurich since July 2008. During his studies, he focussed on power electronics, mechatronics, and energy systems. His Master thesis research involved the implementation of a new control hardware and different control strategies for an ultrasparse matrix converter.

His current research interests include eco'intelligent drive systems and grid friendly active rectifier interfaces.



**Johann W. Kolar** (S'89–M'91–SM'04–F'10) received the M.Sc. and Ph.D. degrees (*summa cum laude/promotio sub auspiciis praesidentis rei publicae*) from the Vienna University of Technology, Vienna, Austria.

Since 1984, he has been an independent international Consultant in close collaboration with the Vienna University of Technology, in the fields of power electronics, industrial electronics, and high performance drives. He has proposed numerous novel converter topologies and modulation/control concepts,

e.g., the Vienna Rectifier, the Swiss Rectifier, and the three-phase ac–ac Sparse Matrix Converter. He has published more than 450 scientific papers in international journals and conference proceedings and has filed more than 85 patents. He was appointed as a Professor and the Head of the Power Electronic Systems Laboratory, Swiss Federal Institute of Technology (ETH) Zurich, Zurich, Switzerland, on February 1, 2001. The focus of his current research is on ac–ac and ac–dc converter topologies with low effects on the mains, e.g., for data centers, more-electric-aircraft and distributed renewable energy systems, and on solid-state transformers for smart microgrid systems. Further main research areas include the realization of ultracompact and ultraefficient converter modules employing latest power supplies on chip, multidomain/scale model-ing/simulation and multiobjective optimization, physical model-based lifetime prediction, pulsed power, and ultrahigh speed, and bearingless motors.

Dr. Kolar has been appointed an IEEE Distinguished Lecturer by the IEEE Power Electronics Society in 2011. He received the Best Transactions Paper Award of the IEEE Industrial Electronics Society in 2005, the Best Paper Award of the ICPE in 2007, the 1st Prize Paper Award of the IEEE IAS IPCC in 2008, the IEEE IECON Best Paper Award of the IES PETC in 2009, the IEEE PELS Transaction Prize Paper Award 2009, the Best Paper Award of the IEEE/ASME TRANSACTIONS ON MECHATRONICS 2010, the IEEE PELS Transactions Prize Paper Award 2010, the Best Paper 1st Prize Award at the IEEE ECCE Asia 2011, and the 1st Place IEEE IAS Society Prize Paper Award 2011, and the IEEE IAS EMC Paper Award 2012. Furthermore, he received the ETH Zurich Golden Owl Award 2011 for Excellence in Teaching. He also received an Erskine Fellowship from the University of Canterbury, Christchurch, New Zealand, in 2003. He initiated and/or is the founder/co-founder of four spin-off companies targeting ultrahigh speed drives, multidomain/level simulation, ultracompact/efficient converter systems, and pulsed power/electronic energy processing. In 2006, the European Power Supplies Manufacturers Association awarded the Power Electronics Systems Laboratory of ETH Zurich as the leading academic research institution in Power Electronics in Europe. He is a Member of the IEEJ and of International Steering Committees and Technical Program Committees of numerous international conferences in the field (e.g., the Director of the Power Quality Branch of the International Conference on Power Conversion and Intelligent Motion). He is the founding Chairman of the IEEE PELS Austria and Switzerland Chapter and the Chairman of the Education Chapter of the EPE Association. From 1997 to 2000, he has been serving as an Associate Editor of the IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS and since 2001 as an Associate Editor of the IEEE TRANSACTIONS ON POWER ELECTRONICS. Since 2002, he has been an Associate Editor of the Journal of Power Electronics of the Korean Institute of Power Electronics and a member of the Editorial Advisory Board of the IEEJ Transactions on Electrical and Electronic Engineering.