© 2011 IEEE

IEEE Transactions on Power Electronics, Vol. 26, No. 1, pp. 249-259, January 2011.

## Closed-Loop Sinusoidal Input-Current Shaping of 12-Pulse Autotransformer Rectifier Unit With Impressed Output Voltage

J. Biela D. Hassler J. Schönenberger J. W. Kolar

This material is posted here with permission of the IEEE. Such permission of the IEEE does not in any way imply IEEE endorsement of any of ETH Zurich's products or services. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the IEEE by writing to pubs-permissions@ieee.org. By choosing to view this document, you agree to all provisions of the copyright laws protecting it.



# Closed-Loop Sinusoidal Input-Current Shaping of 12-Pulse Autotransformer Rectifier Unit With Impressed Output Voltage

Juergen Biela, Member, IEEE, Dominik Hassler, John Schönberger, Member, IEEE, and Johann W. Kolar, Fellow, IEEE

Abstract—This paper presents a novel closed-loop currentcontrol strategy for a hybrid 12-pulse rectifier that uses a twoswitch boost stage for output-voltage regulation. Unlike previous attempts to mitigate input-current distortion, e.g., by modulating the rectifier output voltage with open-loop control, this new closed-loop current-control scheme directly controls the lineinterphase-transformer input voltage and/or impresses sinusoidal input currents. In this paper, the control strategy is explained and the modulation functions for each ( $\pi/6$ )-wide mains voltage sector are derived. The hardware implementation is described, and experimental results demonstrate that the control strategy ensures a high-quality input current for ideal as well as for distorted/unbalanced mains.

*Index Terms*—12-pulse rectifier, closed-loop current control, space-vector modulation.

## I. INTRODUCTION

**T** OR the coupling of drive systems to the three-phase on-Η board mains of future More-Electric Aircraft (MEA) rectifier systems of high-input-current quality are required in order to avoid a distortion of the mains voltage or a disturbance of sensitive flight-control equipment. Their passive systems with higher pulse number or active systems, i.e., pulsewidth modulation (PWM) rectifiers with regulated input current can be employed. Remarkably, due to the high mains frequency in the range of 360-800 Hz, the missing electromagnetic interference (EMI) filter, and the low cooling effort and/or high efficiency, 12-pulse diode-rectifier units without galvanic isolation, i.e., with mains-side phase-shift autotransformers (also denominated as mains-side line interphase transformer, LIT) achieve similar power densities than active systems operating at medium switching frequencies [1]. Furthermore, passive systems have a higher pulse-load capability and a significantly lower com-

J. Biela, D. Hassler, and J. W. Kolar are with the Power Electronic Systems Laboratory, Swiss Federal Institute of Technology, Zurich 8092, Switzerland (e-mail: biela@lem.ee.ethz.ch).

J. Schönberger is with the Plexim GmbH, Zurich 8005, Switzerland.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2010.2052633

plexity. For multipulse rectifiers, no EMI filter is required as low-frequency harmonics are eliminated by mutual cancellation and not by high-frequency switching. Accordingly, there are no switching-frequency harmonics that would have to be attenuated by low-pass EMI filters. This also avoids a capacitive phase displacement of input current and mains voltage and/or a low power factor at partial load or high mains frequencies (800 Hz). Such phase displacement is caused by the capacitors employed in EMI filters and, in principle, cannot be compensated by unidirectional PWM rectifier systems.

A general classification of 12-pulse rectifier concepts is shown in Fig. 1, where in-view of low harmonic distortion of the input current and/or low effects on the mains-extended circuit topologies are of special interest. There interphase reactors or transformers and diodes are used on the dc side for increasing the pulse number from 12 to 24, while maintaining the conventional ac-side circuit topology. Due to the relatively low rated power of the additional inductive components, the overall realization effort, thereby, is still mainly determined by the basic 12-pulse structure. Accordingly, in contrast to conventional 24-pulse circuits, only two instead of four diode bridges and transformers have to be employed. Furthermore, by avoiding active switches, a control circuit can be omitted, i.e., the extended system is still characterized by a high robustness and low complexity.

Besides generating two-phase-shifted three-phase dioderectifier input-voltage systems, the characteristic mains side  $\Delta - \Delta$  and a  $\Delta - Y$  isolation transformer of 12-pulse systems is commonly used for voltage adaption, such as for supplying the 28 V dc bus from the 115 V aircraft mains. Therefore, for systems of higher voltage and/or power, the isolation transformer can be replaced by a phase-shift autotransformer that reduces the rated power of the inductive components from  $\approx 1.0$  to  $\approx 0.2$ PO, and therefore, results in a significantly lower system weight and volume. However, contrary to active rectifiers, the output voltage of conventional and extended multipulse rectifiers is not controlled. Accordingly, a supplied drive system has to be rated for the lowest voltage resulting from mains voltage tolerances and load-dependent variations of the dc voltage. This leads to an oversizing of the drive inverter stage and drive motor. A control of the dc voltage can only be achieved by introducing active switches, and/or is only given for hybrid 12-pulse rectifier systems. Thereby, it is near at hand to utilize the increased controllability for an increase in the pulse number also and/or for an improvement of the mains current quality.

Manuscript received January 25, 2010; revised March 30, 2010; accepted May 13, 2010. Date of current version December 27, 2010. This paper was presented in part at the IEEE Power Electronics Specialists Conference, Rhodes, Greece, June 15–19, 2008. Recommended for publication by Associate Editor J. R. Rodriguez.



Fig. 1. Classification of 12-pulse diode-rectifier systems. In each main category, purely passive, extended passive, and hybrid rectifier concepts have to be distinguished. Extended and hybrid systems show a pulse number higher than 12; accordingly, the denomination as 12-pulse system is related only to the structure of the ac-side part of the system.

Basically, as for passive 12-pulse systems, concepts with voltage or current output of the diode bridges have to be distinguished for hybrid autotransformer rectifier units (ATRUs) also. Thereby, the current on the mains side is impressed by series inductors, or the mains voltage is directly applied to the autotransformer input (cf., Fig. 2). The active switches are advantageously employed on the dc side. This allows a replacement of the passive smoothing and symmetrizing inductive components by high-frequency voltage or current-impressing dc/dc converters of low volume and enables to control the dc output voltage to a constant value. Furthermore, the voltage or current output of the rectifier bridges can then be modulated such that a purely sinusoidal mains current is achieved. Thereby, the complexity of the control is still limited as ultimately only a dc/dc converter function has to be implemented.

In [5], a hybrid multipulse ATRU with impressed diodebridge output current has been proposed. There the interphase reactors required for a conventional ATRU to support the difference of the instantaneous diode-bridge output voltages and to symmetrize the dc currents are replaced by current-impressing dc/dc boost converters connected in parallel at the output side. This facilitates a significant system size reduction and enables output-voltage control. However, as the rectifier-bridge output currents are controlled to a constant value, no higher pulse number is achieved. According to [6], an increase of the pulse number and/or ideal sinusoidal mains current shape of a 12-pulse realization of the circuit topology shown in [5] can be obtained for approximately triangular modulation of the dc current [cf., Fig. 2(a)]. Here, it is important to note that the triangular shaping of the current could also be achieved by means of electronic inductors [21] and/or electronic interphase reactors [22], which would require a conversion of only a fraction of the total output power. This would result in a relatively higher overall system efficiency as the main power conversion would be still performed purely passive by the rectifier bridges. An according concept is described in [7] for a conventional transformer-isolated 12-pulse rectifier systems, but has not been analyzed for hybrid ATRU so far.

For supplying a voltage-source PWM inverter stage, a hybrid ATRU with direct voltage output is advantageous. In [4] with reference to [11], a corresponding concept comprising three active switches per diode bridge connected to the output-voltage center point has been proposed. The resulting three-level characteristic of the diode-bridge legs leads to a 24-pulse behavior of the overall system. An alternative hybrid concept formed by combination of two discontinuous conduction mode (DCM) rectifier units [23] and a 12-pulse autotransformer is described in [3]. There, due to the immediate parallel connection of the diode bridge outputs a single active switch is sufficient for constant duty-cycle modulation of the rectified voltage. As for conventional 12-pulse systems, the autotransformer is used for the cancellation of the fifth and seventh rectifier-bridge input-current harmonics, which show a comparably high amplitude for low values of the voltage-transfer ratio [24]. Due to the DCM, the autotransformer and the ac-side inductors can be realized with ferrite cores; however, on the other hand, an EMI filter of high attenuation and/or large size is required [25] that limits the applicability of the circuit.

As shown in [2], a system of same topology can also be operated in continuous conduction mode (CCM) with controlled output voltage, in case conventional 12-pulse magnetic components are employed. However, no improvement in the mains behavior is thereby achieved compared to a conventional 12pulse ATRU. According to [26], a sinusoidal shaping of the mains current can be achieved for CCM by arranging an active switch at the output of each diode bridge [see Fig. 2(b)] and tri-



Fig. 2. Circuit topologies of hybrid 12-pulse ATRUs. (a) Impressed/modulated diode-bridge output current and impressed ac-side voltage [2]. (b) Impressed/modulated diode-bridge output voltage, ac-side current impressed by series inductors [6]. *Remark*: Inductors with parallel axes are magnetically coupled.

angular modulation of the switch duty cycle. Thereby, an output voltage of approximately twice the value given for passive operation is required. However, this is of no disadvantage for drive systems of higher power. Furthermore, as compared to Fig. 2(a), only a single boost diode is introduced into the output current path that results in lower conduction losses. In case of only open-loop control of the duty cycles  $d_1$  and  $d_2$  of  $T_1$  and  $T_2$ , as described in [2], the current shaping is only passive, i.e., mains voltage distortions or asymmetries make direct influence on the mains current shape and may lead to low-frequency harmonics of large amplitude or to an unbalanced current consumption of the phases. Accordingly, a closed-loop current control is required to ensure a sinusoidal input current in case of distorted mains also. This also allows to control the output voltage to a constant value.

In this paper, the closed-loop input-current control is discussed and analyzed, as well as measurement results for a system with the specifications given in Table I are presented. In Section II, the operating principle of the control concept that is based on space-vector modulation, e.g., applied in [27] for active PWM rectifiers, is explained and the derivation of the

TABLE I Specification of the 10-kW Prototype System

| Input Voltage Range     | $115 \mathrm{V} \pm 15\% \approx 98 - 132 V_{RMS}$ |  |  |
|-------------------------|----------------------------------------------------|--|--|
| Input Frequency Range   | 360-800Hz                                          |  |  |
| Input Inductor          | 188µH                                              |  |  |
| LIT                     | $w_A + w_B : w_A : w_B = 29:21:8$                  |  |  |
| Output Power            | 10kW                                               |  |  |
| Switching Frequency     | 40kHz                                              |  |  |
| Nominal V <sub>DC</sub> | 250V (Passive) / 520V (Closed Loop)                |  |  |

modulation functions is shown. The implementation of the controller is described in detail in Section III. Experimental results given in Section IV verify the theoretical considerations and demonstrate the advantageous applicability performance of the proposed concept.

#### II. SPACE-VECTOR MODULATION

For purely passive operation, i.e., switches  $S_1$  and  $S_2$  remaining in the turn-OFF state, the system depicted in Fig. 2(a) shows a typical 12-pulse input-current shape with a THD of 6.5%. This 12-pulse operation results due to the 30° phase shift of the input voltages of the two rectifier stages, which is generated by the LIT [28]. The LIT is assumed to have an ideal coupling of the related windings in a first approximation in the following. The influence of nonideal coupling is considered in Section III-D.

The ideal sinusoidal input currents of the two diode bridges, which are phase-shifted by 30°, are shown in Fig. 3.Based on the signs of the six sinusoidal currents  $i_{R\kappa}$ ,  $i_{S\kappa}$ , and  $i_{R\kappa}$  ( $\kappa = 1, 2$ ), 12 different sectors (0...11) are defined. There, e.g., in sector 0,  $i_{R_1}$ ,  $i_{S_1}$ , and  $i_{R_2}$  are positive and  $i_{T_1}$ ,  $i_{S_2}$  and  $i_{T_2}$  are negative. The zero crossing of  $i_{S_2}$  to positive values defines the beginning of the subsequent sector 1.

With the currents of the rectifiers also, the conducting diodes and the input voltages of the rectifiers are defined. In Fig. 4(a), the voltages of the rectifiers are replaced by voltage sources, which are split into zero-sequence voltages  $v_{0,\kappa}$  and the remaining current-forming voltages in the three phases  $v_{\nu_{1N}}$  and  $v_{\nu_{2N}}$  ( $\nu = R, S, T$ ). With the general definitions of voltage and current space vectors and the zero-sequence quantities, the two equivalent circuits shown in Fig. 4(b) and (c) can be derived. There, voltages  $v_{\nu_{1N}}$  and  $v_{\nu_{2N}}$  and/or  $\underline{v}_{\kappa}$  determine the currents flowing in phases R, S, and T, and the zero-sequence voltages  $v_{0,\kappa}$  determine the zero-sequence and/or common-mode (CM) current as well as the circulating current, as will be discussed later.

With the rectifier voltages, the rectifier input-voltage space vector could be calculated by

$$\underline{v}_1 = \frac{2}{3} \left( v_{R_{1N}} + \underline{a} v_{S_{1N}} + \underline{a}^2 v_{T_{1N}} \right) \tag{1}$$

$$\underline{v}_2 = \frac{2}{3} \left( v_{R_{2N}} + \underline{a} v_{S_{2N}} + \underline{a}^2 v_{T_{2N}} \right)$$
(2)

and with

$$\underline{a} = e^{j2\pi/3}.$$



Fig. 3. Sector definition in relation to ideal sinusoidal rectifier input currents. Current  $i_{NR}$  denotes the sum of the rectifier input currents of phase R, i.e.,  $i_{NR} = i_{R_1} + i_{R_2}$ .



Fig. 4. (a) Schematic of the hybrid 12-pulse rectifier according to Fig. 2(a), where the diode rectifiers and the switches are replaced by voltage sources. By calculating the space vectors and the zero-sequence component of the voltages and currents, (b) space-vector and (c) zero-sequence equivalent circuit are derived.



Fig. 5. Calculation of the voltage transformation of an ideal LIT.



Fig. 6. LIT input-voltage space-vector diagram for the passive conduction states, where both switches are turned off. Only three sectors, i.e., sectors 1-3, as defined by the signs of the input currents of the two rectifiers (cf., Fig. 3), are shown.

Based on these space vectors and the schematic given in Fig. 5, the operation of the LIT is described in the following paragraph.

In sector 0, the input voltages of both rectifiers, and therefore, also the space vectors are the same, so that the voltage difference between the two rectifiers  $\Delta v_{R12,\nu}$  ( $\nu = R, S, T$ ) (cf., Fig. 5) is zero. With  $\Delta v_{R12,\nu} = 0$ , the voltage  $\Delta v_{wB,\nu}$  across  $L_{B,\nu}$  is also zero, and the input-voltage space vector  $\underline{v}_{LIT}$  of the LIT at nodes R', S', and T', which is defined by

$$\underline{v}_{\text{LIT}} = \frac{2}{3} \left( v_{R'N} + \underline{a} v_{S'N} + \underline{a}^2 v_{T'N} \right)$$
(3)

is equal to the input-voltage space vector of the two rectifiers, as shown in Fig. 6. There,  $\underline{v}_{(00),I}$  denominates the LIT input-voltage space vector in sector 0.

In sector 1, the input-voltage space vector of rectifier 1 changes to  $\underline{v}_{(00),II}$  due to the changing rectifier input-current signs. Now, there is a voltage difference  $\Delta v_{R12,\nu}$  between the two rectifier inputs, which is transferred to the nodes R', S', and T' by the LIT. In order to calculate the resulting input-voltage

space vector of the LIT, first the transfer function of the LIT is derived by setting up the mesh equation

$$\underline{v}_{\rm LIT} = \underline{v}_2 - \Delta \underline{v}_{wB} + \frac{w_A}{2w_A + w_B} \Delta \underline{v}_{R12} \tag{4}$$

where  $\Delta \underline{v}_{R12}$  is the space vector of voltages  $\Delta v_{R12,\nu}$  between the two rectifiers. By assuming an ideal coupling of the related LIT windings, the voltages  $\Delta v_{wB,\nu}$  across the inductors  $L_{B,\nu}$ can be expressed by

$$\Delta v_{wB,R} = \frac{w_B}{2w_A + w_B} \Delta v_{R12,S}$$
$$\Delta v_{wB,S} = \frac{w_B}{2w_A + w_B} \Delta v_{R12,T}$$
$$\Delta v_{wB,T} = \frac{w_B}{2w_A + w_B} \Delta v_{R12,R}$$
(5)

which reveals that the voltages are phase-shifted by  $120^{\circ}$ , due to the cyclic-exchanged connections, i.e., the connection of  $L_{B,R}$ to  $L_{A,T}$  and  $L_{AB,T}$ . With (5), the related space vector  $\Delta \underline{v}_{wB}$ results as

$$\Delta \underline{v}_{wB} = \frac{2}{3} \left( \Delta v_{wB,R} + \underline{a} \Delta v_{wB,S} + \underline{a}^2 \Delta v_{wB,T} \right)$$
$$= \frac{2}{3} \frac{w_B}{2w_A + w_B} \left( \Delta v_{R12,S} + \underline{a} \Delta v_{R12,T} + \underline{a}^2 \Delta v_{R12,R} \right).$$
(6)

By multiplying this result by  $\frac{a}{a}$ , (6) results in

$$\Delta \underline{v}_{wB} = \frac{w_B}{2w_A + w_B} \Delta \underline{v}_{R12} \frac{1}{\underline{a}}$$
$$= \frac{w_B}{2w_A + w_B} \Delta \underline{v}_{R12} e^{j(-2\pi/3)}. \tag{7}$$

Consequently, the space vector  $\Delta \underline{v}_{wB}$  is formed by scaling and rotation of  $\Delta \underline{v}_{R12}$  by 120°. Considering (7), mesh equation (4) could be simplified to

$$\underline{v}_{\text{LIT}} = \underline{v}_2 - \frac{w_B}{2w_A + w_B} \underline{a}^2 \Delta \underline{v}_{R12} + \frac{w_A}{2w_A + w_B} \Delta \underline{v}_{R12}$$

$$= \underline{v}_2 + (\underline{v}_1 - \underline{v}_2) \left( \frac{w_A - w_B \underline{a}^2}{2w_A + w_B} \right)$$
(8)

which allows the calculation of  $\underline{v}_{LIT}$  in dependence of the rectifier input-voltage space vectors  $\underline{v}_1$  and  $\underline{v}_2$ .

With (8), the resulting space vector  $\underline{v}_{(00),I}$  for sector 1 at the LIT input could also be graphically derived, as shown in Fig. 6. In sector 2, the two rectifiers have again the same input voltage and the space vector at the LIT input is equal to  $\underline{v}_{(00),I}$ . Consequently, a new voltage space vector in each 30° wide sector, which result in total of 12 discrete space vectors and/or in a 12-pulse behavior of the passive system. The state where both switches are turned off is designated by (00).

By turning both switches ON at the same time, i.e., applying state (11), the rectifier input voltages become zero, and therewith, also the LIT input-voltage space vector  $\underline{v}_{\text{LIT}(00)}$ shows zero magnitude (cf., Fig. 7). In this state, the voltage between the nodes R', S', and T' is zero, so that it could be used for increasing the input current and/or for boosting the output voltage.



Fig. 7. Space vectors that can be generated by the rectifier system.

Besides states (00) and (11), there are two further possible switching states: (01) ( $S_1 = \text{OFF}$  and  $S_2 = \text{ON}$ ) and state (10), where always only one switch is turned on, i.e., one rectifier input voltage is zero. Based on (8), the resulting input-voltage vector of the LIT  $\underline{v}_{\text{LIT}(01)}$  and  $\underline{v}_{\text{LIT}(10)}$ , which are rotated by  $\pm 15^{\circ} (\pm \pi/12)$  with respect to vector  $\underline{v}_{\text{LIT}(00)}$ , can be calculated (cf., Fig. 7).

By applying proper selection of the relative on times  $\delta_{(00)}$ ,  $\delta_{(01)}$ ,  $\delta_{(10)}$ , and  $\delta_{(11)}$  of the switching states (00), (01), (10), and (11), respectively, within a pulse period, any voltage space vector in the gray-shaded areas shown in Fig. 7, defined by the voltage space vectors, could be generated in time average over a pulse period. There

$$1 = \delta_{(00)} + \delta_{(01)} + \delta_{(10)} + \delta_{(11)}$$
(9)

and

$$0 \le \delta_{(\mu\nu)} \le 1 \tag{10}$$

must be considered.

In a next step, the reference space vector  $\underline{v}_{LIT}^*$ , which is required for the sinusoidal input-current formation is derived based on the equivalent circuits shown in Fig. 4(b) and (c).

For providing sinusoidal input currents, the two switches must be controlled in a way, such that the local average of the voltage across the boost inductors  $L_{b,\nu}$  exhibits a sinusoidal shape. Considering Fig. 4(b), the current in the boost inductors is defined by

$$\underline{v}_L = L \frac{\underline{i}_N}{dt} = \underline{v}_N - \underline{v}_{\text{LIT}}.$$
(11)

As the mains' star point N is not connected to the rectifier dc output and/or load, the sum of the three mains currents is always forced to zero  $\sum i_{N,i} = 0$ . Therefore, the zero-sequence component of the boost inductor voltage

$$v_{L,0} = \frac{1}{3} \left( v_{L,R} + v_{L,S} + v_{L,T} \right)$$
(12)

does not influence the phase currents.



Fig. 8. Calculation of input-current reference space vector  $\underline{i}_N^*$ .

For calculating the reference space vector  $\underline{v}_{LIT}^*$  resulting in sinusoidal input currents, the phase of the input-current space vector  $\underline{i}_N^*$  is required. Due to the ohmic fundamental behavior of the three-phase rectifiers Rectifier1 and Rectifier2 [29], which is transferred by an ideal LIT to nodes R', S', and T', the reference vector  $\underline{i}_N^*$  for the input current must be aligned with  $\underline{v}_{LIT}^*$  (cf., Fig. 8). Thus,  $\underline{i}_N^*$  could be defined as follows:

$$\underline{i}_N^* = I_N^* e^{j\varphi_I} \tag{13}$$

with

$$arphi_{I}=rctan\left(rac{\widehat{v}_{L}^{*}}{\sqrt{\widehat{V}_{N}^{2}-\widehat{v}_{L}^{2*}}}
ight)$$

resulting in a reference vector  $\underline{v}_{LIT}^*$ 

4

$$\underline{v}_{\rm LIT}^* = \widehat{V}_{\rm LIT}^* e^{j\varphi_I} \tag{14}$$

with

$$\widehat{V}_{\rm LIT}^* = \sqrt{\widehat{V}_N^2 - \widehat{v}_L^{2*}} \tag{15}$$

which must be generated in the time average over a switching period  $T_P$ .

The tip of the reference vector  $\underline{v}_{LIT}^*$  describes a circle in the  $\alpha$ - $\beta$ -plane (cf., Fig. 7) for sinusoidal mains voltages. Thus, only states (00), (01), and (10) are used for the generation of  $\underline{v}_{LIT}^*$ . Considering Fig. 8 and assuming zero-input current,  $\underline{v}_{LIT}^*$  must have the same amplitude as  $\underline{v}_N$ , and the circle described by the tip of  $\underline{v}_{LIT}^*$  and/or  $\underline{v}_N$  must fit in the gray-shaded triangle defined by states (00), (01), and (10). In order to fulfill this limitation, the dc output voltage must be

$$V_{\rm dc} \ge \frac{3}{\cos\left(\pi/12\right)} \widehat{V}_N \tag{16}$$

in case of zero-input current. However, with zero or small input current, the rectifier input currents are not continuous, so that the rectifier diodes do not always conduct, and the rectifier input space vector deviates from the vectors shown in Fig. 7. With increasing input current, the conduction time of the rectifier diodes increases, until always one of the two diodes in a bridge leg of the rectifier is conducting, i.e., the space vectors shown in Fig. 7 are given, and the input current could be controlled, as described previously.

For increasing input current, the voltage  $v_L$  drop across the input inductor increases and the length of  $\underline{v}_{LIT}^*$  decreases according to (15). For the specifications given in Tables I and III, the minimal output voltage is slightly below 490 V at nominal output power and slightly above 560 V at zero-input current.

The ON-times if the three switching states can be calculated with simple geometrical considerations and are a function of



Fig. 9. Time behavior of the relative ON-times  $\delta_{(11)}$ ,  $\delta_{(01)}$ , and  $\delta_{(10)}$  for sector 0 and sector 1.

the angle  $\theta_{\text{LIT}}^*$  of  $\underline{v}_{\text{LIT}}^*$  and are of the magnitude  $|\underline{v}_{\text{LIT}}^*| = V_{\text{LIT}}^*$ . The resulting ON-times for sector 0 are

$$\delta_{(01)} = \frac{3}{2} \frac{V_{\rm LIT}^*}{V_{\rm dc}} \left( \cos \theta_{\rm LIT}^* + \left( 2 + \sqrt{3} \right) \sin \theta_{\rm LIT}^* \right)$$
(17)

$$\delta_{(10)} = \frac{3}{2} \frac{V_{\rm LIT}^*}{V_{\rm dc}} \left( \cos \theta_{\rm LIT}^* - \left(2 + \sqrt{3}\right) \sin \theta_{\rm LIT}^* \right).$$
(18)

$$\delta_{(11)} = 1 - 3 \frac{V_{\rm LIT}^*}{V_{\rm dc}} \cos \theta_{\rm LIT}^*.$$
 (19)

Similar equations can be derived for the other sectors.

In spite of calculating the ON-times for each sector separately, it is also possible to rotate the reference vector  $\underline{v}_{LIT}^*$  always back to sector 0. There, the relative angles of  $\underline{v}_{LIT}^*$  to the sector boundaries must be retained. Furthermore, it is important to note that in odd-numbered sectors, the switching vectors  $\underline{v}_{LIT(01)}$  and  $\underline{v}_{LIT(10)}$  are transposed, so that the relative ON-times also must be transposed.

For a simpler implementation of the equations defining the relative ON-times in a DSP, an approximation

$$\delta_{(01)} = \frac{V_{\rm LIT}^*}{V_{\rm dc}} \left(\frac{3}{2} + \frac{18}{\pi} \theta_{\rm LIT}^*\right)$$
(20)

$$\delta_{(10)} = \frac{\widehat{V}_{\rm LIT}^*}{V_{\rm dc}} \left(\frac{3}{2} - \frac{18}{\pi} \theta_{\rm LIT}^*\right)$$
(21)

$$\delta_{(11)} = 1 - \delta_{(01)} - \delta_{(10)} \tag{22}$$

could be utilized. Time behavior of the relative ON-times is shown in Fig. 9 for sectors 0 and 1. With (20), (21), and (21), it is now possible to generate arbitrary space vectors at the input of the LIT, which are located inside the triangle defined by the tips of voltage space vectors  $\underline{v}_{LIT(00)}$ ,  $\underline{v}_{LIT(01)}$ , and  $\underline{v}_{LIT(10)}$ . The reference for the space vector is determined by the current controller and a feed-forward signal according to Fig. 10, which is described in the following section.

#### III. CONTROLLER

Based on the space-vector modulation described in the previous section, in the following section, first the input current controller, as shown in Fig. 10, is explained. Thereafter, an extension of the controller for limiting the zero-sequence current



Fig. 10. Basic structure of the controller for the 12-pulse rectifier system with sinusoidal input currents and output-voltage regulation.

and limitations of the space-vector modulation for unbalanced and/or distorted mains. Finally, a more detailed model of the LIT also including parasitic elements is presented.

## A. Input-Current Control

In the control structure, as shown in Fig. 10, a phase-lockedloop (PLL) controller is used to determine the *d*-component, i.e., the magnitude  $\hat{V}_N$  and the phase angle  $\theta_N$  of the line voltage  $V_N$ , while the *q*-component of  $V_N$  is regulated to zero. With  $\theta_N$ , the *d*- and the *q*-components of the line current are also calculated. These values are compared with their reference values  $I_N^* \cos \theta_{\text{ref},P}$  and  $I_N^* \sin \theta_{\text{ref},P}$  and the difference is fed into the PI-controllers for the *d*- and the *q*-components of the line current.

The reference value  $I_N^*$  is determined by an output-voltage controller. Angle  $\theta_{\text{ref},F}$  between the mains voltage vector  $\underline{v}_N$  and the reference current vector  $\underline{i}_N^*$  is calculated using

$$\theta_{\mathrm{ref},F}^* = \arctan \frac{\omega_N L I_N^*}{\sqrt{v_{N,d}^2 - \omega L I_N^*}}$$
(23)

which could be derived from Fig. 8. The feed-forward signals  $v_{\text{LIT},F}^* \cos \theta_{\text{ref},F}$  and  $v_{\text{LIT},F}^* \sin \theta_{\text{ref},F}$  for the *d*- and the *q*-components are added to the controller output. The amplitude  $v_{\text{LIT},F}^*$  is given by

$$v_{\mathrm{LIT},F}^* = \sqrt{v_{N,d}^2 - \omega_N L I_N^*}$$
(24)

as can also be seen from Fig. 5. After the summation, the *d*and the *q*-components of the reference vector, i.e.,  $v_{\text{LIT},d}^*$  and  $v_{\text{LIT},q}^*$ , are defined and the amplitude  $|\underline{v}_{\text{LIT}}^*|$  and the angle  $\theta_{\text{LIT}}^*$ of the reference vector of the LIT input voltage are calculated.

In the next step, the reference vector is rotated back to sector 0 by adding the mains phase angle  $\theta_N$  and subtracting  $N_s(\pi/6)$  from  $\theta^*_{\text{LIT}}$ .  $N_s$  is the number of the current sector in which the reference current is located. Neglecting numerical errors, the result lies within the allowed region  $\pm 15^{\circ}$  ( $\pm \pi/12$ ), which is

determined by the sector boundaries. For coping with numerical/measurement errors, the angle is limited to  $\pm 15^{\circ}$ . Thereafter, the angle is multiplied by 1 if the sector  $N_s$  is even and by -1if  $N_s$  is odd in order to obtain a triangular time behavior of the reference angle, which starts at  $-15^{\circ}$ , rises up to  $15^{\circ}$ , and then, ramps down to  $-15^{\circ}$  again instead of a sawtooth-like behavior, which would step to  $-15^{\circ}$  as soon as it reaches  $15^{\circ}$ . This time behavior of the reference angle is required to obtain modulation signals, as shown in Fig. 9, which can be calculated using (17), (18), and (19).

## B. Zero-Sequence-Current Control

In the 12-pulse rectifier system shown in Fig. 2(a), a circulating zero-sequence current is flowing via  $L_A$ ,  $L_{AB}$ , Rectifier1, the output capacitor, and Rectifier2 [28], which is driven by the voltage difference between Rectifier1 and Rectifier2 due to the 30° phase shift. Due to the phase shift, this current is intrinsic for this kind of 12-pulse system and could not be reduced without impairing the mains current quality. However, the amplitude of the current could increase in case of unequal switching times, asymmetries, and offsets. Therefore, an additional control loop is implemented for limiting the zero-sequence current.

In order to show how such a control loop could limit the zero-sequence current, in Table II, the zero voltages  $v_{0,1}$  and  $v_{0,2}$  of both rectifiers (cf., Fig. 4) and the resulting voltage difference between the two rectifiers  $\Delta v_{0,\text{LIT}}$  are given for the two active switching states  $\underline{v}_{\text{LIT}(01)}$  and  $\underline{v}_{\text{LIT}(10)}$ , where always one of the two switches is turned on and the other switch is turned off. In this table, it could be seen that  $\Delta v_{0,\text{LIT}}$  is always positive for  $\underline{v}_{\text{LIT}(01)}$  and always negative for  $\underline{v}_{\text{LIT}(10)}$ . Consequently, for decreasing, for example, a positive-circulating zero-sequence current  $i_{0,c12}$ , which flows from *Rectifier1* via the LIT to *Rectifier2* and back via the output parallel connection,  $\Delta v_{0,\text{LIT}}$  must be slightly negative in average. This means that  $\underline{v}_{\text{LIT}(10)}$  must be turned on slightly longer than  $\underline{v}_{\text{LIT}(01)}$  in average.

 TABLE II

 ZERO VOLTAGE OF  $Rectifier1, v_{0,1}$  and  $Rectifier2, v_{0,2}$ , As Well As

 THE DIFFERENCE VOLTAGE  $\Delta v_{0,LIT}$  (CF., FIG. 4) FOR THE SWITCHING STATES,

 WHERE ALWAYS ONE OF THE SWITCHES IS TURNED ON AND THE

 OTHER ONE IS TURNED OFF

|          | $\underline{v}_{LIT(01)}$ |                      |                     | $\underline{v}_{LIT(10)}$ |                      |                      |
|----------|---------------------------|----------------------|---------------------|---------------------------|----------------------|----------------------|
|          | $v_{0,1}$                 | $v_{0,2}$            | $\Delta v_{0,LIT}$  | $v_{0,1}$                 | $v_{0,2}$            | $\Delta v_{0,LIT}$   |
| Sector 0 | $-\frac{1}{6}V_{DC}$      | $-\frac{1}{2}V_{DC}$ | $\frac{1}{3}V_{DC}$ | $-\frac{1}{2}V_{DC}$      | $-\frac{1}{6}V_{DC}$ | $-\frac{1}{3}V_{DC}$ |
| Sector 1 | $\frac{1}{6}V_{DC}$       | $-\frac{1}{2}V_{DC}$ | $\frac{2}{3}V_{DC}$ | $-\frac{1}{2}V_{DC}$      | $-\frac{1}{6}V_{DC}$ | $-\frac{1}{3}V_{DC}$ |
| Sector 2 | $\frac{1}{6}V_{DC}$       | $-\frac{1}{2}V_{DC}$ | $\frac{2}{3}V_{DC}$ | $-\frac{1}{2}V_{DC}$      | $\frac{1}{6}V_{DC}$  | $-\frac{2}{3}V_{DC}$ |
| Sector 3 | $-\frac{1}{6}V_{DC}$      | $-\frac{1}{2}V_{DC}$ | $\frac{1}{3}V_{DC}$ | $-\frac{1}{2}V_{DC}$      | $\frac{1}{6}V_{DC}$  | $-\frac{2}{3}V_{DC}$ |
| Sector 4 | $-\frac{1}{2}V_{DC}$      | $-\frac{1}{2}V_{DC}$ | $\frac{1}{2}V_{DC}$ | $-\frac{1}{2}V_{DC}$      | $-\frac{1}{2}V_{DC}$ | $-\frac{1}{2}V_{DC}$ |

In case both switches are turned on or both are turned off  $\Delta v_{0,LIT} = 0$ . Based on this table, the requi could be derived. The voltages repeat periodically for the other sectors.



Fig. 11. Controller for limiting the circulating zero-sequence current in  $L_{A,\nu}$ ,  $L_{AB,\nu}$ , Rectifier1, and Rectifier2 [cf., Fig. 4(c)].

Such behavior could be, for example, achieved with the controller shown in Fig. 11, where the zero-sequence current is measured by subtracting the currents in the positive and negative rail of Rectifier1. The result is amplified, and then, added to/subtracted from the relative ON-times of switching states (01) and (10), implementing a P-type control. By controlling the circulating current, the relative ON-times of the two active switching states (01) and (10) is changed and deviates slightly from the ideal ON-times for sinusoidal currents. In order not to impair the THD of the mains current, the gain of the Pcontroller has to be limited to low values. Due to the limited number of degrees of freedom for the control of the considered system, this mutual influence of input phase current and zero-sequence-current control cannot be avoided.

#### C. Unbalanced and/or Distorted Mains Voltage

Based on the described space-vector modulation and the controller, a voltage at the input of the LIT could be generated, so that purely sinusoidal mains current shape is guaranteed also in case of distorted or unbalanced mains voltages. For example, for an unbalance where the mains phase voltages have different amplitudes, the tip of the mains voltage space vector  $\underline{v}_N$  is not any more describing a circle, but an ellipsoid, as shown in Fig. 12(a). Consequently, the amplitude of the space vector as well as the angular speed is varying over the one mains period [see Fig. 12(b)].

Considering Fig. 8, the shift between  $\underline{v}_N$  and  $\underline{v}_{LIT}^*$  is only determined by  $\underline{v}_L^*$  and for purely sinusoidal input currents, the



Fig. 12. (a) Trajectory of the mains voltage space vector for ideal balanced sinusoidal mains voltages and for  $\pm 10\%$  unbalanced mains voltages. (b) Amplitude of the space vector and phase difference between unbalanced and ideally balanced space vector.

amplitude of  $\underline{v}_L^*$  must be constant and the space vector  $\underline{v}_L^*$  must rotate with a constant angular speed defined by the mains frequency. Thus, with a varying amplitude and angular speed of  $\underline{v}_N$ , the amplitude and angular speed of  $\underline{v}_{LIT}^*$  must also vary and  $\underline{v}_{LIT}^*$  is no more in phase with  $\underline{i}_N^*$ , i.e.,  $\underline{v}_{LIT}^*$  must oscillate around  $\underline{i}_N^*$  for a sinusoidal input current.

Assuming, for example, that the ideal current space vector  $\underline{i}_N$  is in the middle of sector 0, i.e., pointing in the direction of the real axis (cf., Fig. 7), vector  $\underline{v}_{LIT}^*$  could slightly oscillate around  $\underline{i}_N^*$ , since in sector 0, all vectors, which are located in the gray-shaded area of sector 0 (cf., Fig. 7), can be generated by the controller. However, when the input-current space vector  $\underline{i}_N^*$  approaches the boundary between sectors 0 and 1,  $\underline{v}_{LT}^*$  will sooner or later cross the border and enter in sector 1 during its oscillations, while  $\underline{i}_N^*$  is still in sector 0. However, with  $\underline{i}_N^*$ in sector 0, vectors in the gray-shaded area only, i.e., sector 0, can be generated, so that the required reference vector  $\underline{v}_{LTT}^*$ in sector 1 could not be realized and a slight distortion of the mains current occurs each time  $\underline{i}_N^*$  is close to a sector boundary. Due to the relatively large inductance of the input inductor and the operation of the LIT, this limitation only results in a relatively small distortion, as will be shown by measurements in Section IV.

In Fig. 13, the maximal phase difference between  $\underline{i}_N^*$  and  $\underline{v}_{LIT}^*$  for unbalanced mains, where one phase is lower in amplitude by x%, another phase is higher by x%, and the third phase is left unchanged, is compared to the ideal value. There, it could be seen that the maximal phase difference is relatively small for amplitude differences up to a few percent, so that the distortion due to this limitation is relatively small.

Similar conditions are given in case of mains voltages with harmonics, which also results in a  $\underline{v}_N$  that has a varying amplitude and angular speed. Consequently, in this case also, a small distortion of the mains current occurs, when  $\underline{i}_N$  is close to the sector border. Again, the input inductor and the LIT limit these distortions, as will be shown in Section IV.

## D. Line Interface Transformer

In all the previous discussions, an ideal coupling of the LIT has been assumed for deriving the equations. In practice,



Fig. 13. Maximal phase difference between  $\underline{i}_N$  and  $\underline{v}_{L\,IT}^*$  for unbalanced mains. There one phase-voltage amplitude is assumed to be lower by x%, one phase-voltage amplitude is higher by x%, and the third phase is left unchanged at the nominal value.

however, due to the leakage flux, the coupling coefficient of the individual windings is always lower than one. Assuming three identical LITs for the three phases, i.e., same coupling coefficients for all three LITs, the resulting leakage inductances can be transferred to R', S', and T' (cf., Fig. 5), so that they act as if they would be connected in series to the boost inductors. The value of the resulting additional boost inductance  $L_{b}$  add is

$$L_{b,add} = \left[ L_A \sqrt{L_B L_{AB}} \left( K_{AB,A} K_{A,B} - K_{AB,B} \right) - 2L_B \sqrt{L_A} \left( K_{A,B} K_{AB,B} - K_{AB,A} \right) + L_{AB} \sqrt{L_B L_A} \left( K_{A,B} - K_{AB,A} K_{AB,B} \right) + L_{AB} \left( L_A - K_{AB,B}^2 L_B - K_{AB,A}^2 L_A + L_B \right) + L_A L_B \left( 1 - K_{A,B}^2 \right) \right] \right/ \left[ L_A + 2K_{AB,A} \sqrt{L_A L_{AB}} + L_{AB} \right]$$
(25)

where  $K_{\nu,\lambda}$  are the coupling coefficients between two respective inductors.

In case the coupling coefficients between the three inductors of the phases of the LIT are not equal, the currents in the two rectifiers become slightly unbalanced, but the additional inductances seen at the ports R', S', and T' are still equal for all three phases. In case the three LITs are not identical, i.e., the coupling coefficients of the three LITs are different, the currents of the two rectifiers are unbalanced and the additional inductances in the three phases are not identical any more. Slightly different values of the inductors/coupling coefficients can be compensated by the controller without impairing the line current quality, but larger deviations will lead to a distorted mains current.

## **IV. MEASUREMENT RESULTS**

In order to validate the presented closed-loop current-control strategy, a 10-kW prototype system with a switching frequency of 40 kHz was constructed. The main components are listed in Table III. A photograph of the experimental system is shown in Fig. 14.

TABLE III Components for 10-kW Prototype System

| Component        | Parameter                                    |  |  |  |
|------------------|----------------------------------------------|--|--|--|
| Input Inductor   | 188µH                                        |  |  |  |
|                  | Core: S3U 48b / Trafoperm N2/0.1mm           |  |  |  |
| LIT              | $w_A + w_B : w_A : w_B = 29:21:8$            |  |  |  |
|                  | Core: 2×SM65 / Trafoperm N2/0.1mm            |  |  |  |
|                  | $L_{AB}$ =5.2mH, $L_A$ =2.5mH, $L_B$ =0.35mH |  |  |  |
| Current Sensors  | Sensitec CMS4050, 50A                        |  |  |  |
| Diode Bridge     | IXYS VUE75-12NO7, 1200V, 75A                 |  |  |  |
| IGBT             | Infineon 2×IPW90R120C3, 900V, 36A            |  |  |  |
| Output Diode     | C2D20120D, 1200V, 31A, SiC                   |  |  |  |
| Output Capacitor | 680µF, 2x400Vdc                              |  |  |  |
| Controller       | TMS320F2808 DSP board                        |  |  |  |



Fig. 14. Photograph of the 10-kW hardware prototype (24 cm  $\times$  22 cm  $\times$  10 cm).

The prototype system comprises two PCBs with the input inductors and the LIT mounted beneath on the chassis. The main power PCB not only hosts the power circuit, but also an auxiliary power supply, a precharge circuit, and analog measurement and level-shifting circuits for use by the DSP control board. The control board based on a Texas Instruments TMS320F2808 fixed-point DSP running at 100 MHz implements the control scheme, which is shown as a block diagram in Fig. 10, and is mounted on top of the power PCB.

## A. Closed-Loop Control

The closed-loop control strategy was tested to determine its ability to directly control the input current. In Fig. 15, the simulated input currents for symmetric mains voltages of 115 V<sub>rms</sub>/400 Hz, a load of 27  $\Omega$ , an output voltage of 520 V, and a reference current of  $\hat{I}_N^*$ 41 A, i.e., for approximately 10-kW output power are depicted. The resulting THD of the input current is approximately 2.8% for the simulation, which increases slightly in case the switching frequency is reduced.



Fig. 15. Measured input currents for symmetric mains voltages and a switching frequency of 40 kHz at full load, i.e., 10 kW. (Scales: 20 A/div. and 0.5 ms/div.)



Fig. 16. Measured input currents at full load for mains voltages containing 5% of fifth harmonic and a switching frequency of 40 kHz. (Scales: 20 A/div. and 0.5 ms/div.)

Measurement results showing the behavior of the system during transient operation can be found in [30] and are omitted here for the sake of brevity.

## B. Asymmetric Mains/Harmonic Rejection

The strength of the closed-loop current-control strategy lies is ability to track a sinusoidal reference current despite varying input-voltage space-vector amplitude and angular frequency. To demonstrate this feature, a simulation was performed with the input voltage containing 5% of the fifth harmonic. The resulting input current THD was 3.1%. In case the harmonic content is increases to 10% fifth harmonic, the THD increases to 4.7%. The related measurement results are shown in Fig. 16, which also show nearly sinusoidal mains currents. There, the distortions due to the control limitations of  $v_{\rm LIT}^*$  are relatively small, as mentioned in Section III-C.

Also for unbalanced mains voltages, the closed-loopcontrolled 12-pulse rectifier draws sinusoidal input currents, as shown in Fig. 17, where an unbalance of  $\pm 5\%$  of the mains phase-voltage amplitudes is assumed. There, a THD of approx-



Fig. 17. Measured input currents at full load and an amplitude unbalance of  $\pm 5\%$ . (Scales: 20 A/div and 0.5 ms/div.)

imately 3% results. Again, the measurement results verify that the controller is able to track a sinusoidal reference current.

## V. CONCLUSION

This paper presents a novel current-control scheme for a hybrid 12-pulse rectifier employing an LIT. Starting from the basic principle of operation, the space-vector modulation and closedloop control structure, which allows a direct control of the inputcurrent space vector, are derived. The practical implementation of the control scheme has been explained, and experimental results are presented to verify the theoretical considerations.

The closed-loop current-control scheme not only allows the converter to draw a high-quality sinusoidal mains current, but also provides controllability of the current magnitude and/or of the output voltage. In a next step, a direct power control will be implemented and the integration of the boost inductors in the LIT will be investigated.

#### REFERENCES

- J. W. Kolar, J. Miniböck, and M. Baumann, "Three-phase PWM power conversion—The route to ultra high power density and efficiency," presented at the CPES Annu. Semin./Ind. Rev., Blacksburg VA, Apr. 27–29, 2003.
- [2] K. Mino, G. Gong, and J. W. Kolar, "Novel hybrid 12-pulse boost-type rectifier with controlled output voltage," *IEEE Trans. Aerosp. Electron. Syst.*, vol. 41, no. 3, pp. 1008–1018, Jul. 2005.
- [3] C. A. Munoz and I. Barbi, "A new high-power-factor three-phase ac-dc converter: Analysis, design, and experimentation," *IEEE Trans. Power Electron.*, vol. 14, no. 1, pp. 90–97, Jan. 1999.
- [4] K. Oguchi, G. Maeda, N. Hoshi, and T. Kubota, "Voltage-phase shifting effect of three-phase harmonic canceling reactors and their applications to three-level diode rectifiers," in *Proc. Conf. Record 34th IEEE IAS Annu. Meeting*, 1999, vol. 2, pp. 796–803.
- [5] F. J. M. De Seixas and I. Barbi, "A new 12 kW three-phase impulse high power factor AC-DC converter with regulated output voltage for rectifier units," in *Proc. 21st Int. Telecommun. Energy Conf. (INTELEC)*, 1999, pp. 371–377.
- [6] S. Choi, "A three-phase unity-power-factor diode rectifier with active input current shaping," *IEEE Trans. Ind. Electron.*, vol. 52, no. 6, pp. 1711– 1714, Dec. 2005.
- [7] N. R. Raju, A. Daneshpooy, and J. Schwartzenberg, "Harmonic cancellation for a twelve-pulse rectifier using dc bus modulation," in *Proc. Conf. Record 37th IEEE IAS Annu. Meeting*, 2002, vol. 4, pp. 2526–2529.

- [8] F. J. Chivite-Zabalza, "High power factor rectification for aerospace systems," Ph.D. dissertation, School Electr. Electron. Eng., Univ. Manchester, Manchester, England, 2006.
- [9] S. Choi, B. S. Lee, and P. N. Enjeti, "New 24-pulse diode rectifier systems for utility interface of high-power ac motor drives," *IEEE Trans. Ind. Appl.*, vol. 33, no. 2, pp. 531–541, Mar./Apr. 1997.
- [10] S. Choi, P. N. Enjeti, and I. J. Pitel, "Polyphase transformer arrangements with reduced kva capacities for harmonic current reduction in rectifier-type utility interface," *IEEE Trans. Power Electron.*, vol. 11, no. 5, pp. 680– 690, Sep. 1996.
- [11] C. Niermann, "New rectifier circuits with low mains pollution and additional low cost inverter for energy recovery," in *Proc. Eur. Conf. Power Electron. Appl. (EPE)*, Oct., 1989, vol. 3, pp. 1131–1136.
- [12] K. Oguchi, K. Fukushima, and T. Kubota, "Comparative studies on lineside reactor-coupled 12-pulse three-phase diode rectifiers," in *Proc. Jpn. Domest. Tech. Meeting Static Power Converter (SPC)*, 1999, pp. 1–6.
- [13] F. J. Chivite-Zabalza, A. J. Forsyth, and D. R. Trainer, "Analysis and practical evaluation of an 18-pulse rectifier for aerospace applications," in *Proc. Conf. Power Electron., Mach. Drives*, vol. 1, 2004, pp. 338–343.
- [14] A. Uan-Zo-li, R. Burgos, F. Wang, D. Boroyevich, F. Lacaux, and A. Tardy, "Comparison of prospective topologies for aircraft autotransformerrectifier units," in *Proc. 29th IEEE Ind. Electron. Soc. (IECON)*, 2003, vol. 2, pp. 1122–1127.
- [15] G. R. Kamath, B. Runyan, and R. Wood, "A compact autotransformer based 12-pulse rectifier circuit," in *Proc. 27th IEEE Ind. Electron. Soc. Conf. (IECON)*, 2001, vol. 2, pp. 1344–1349.
- [16] K. Oguchi, T. Tanaka, I. Hoshi, and K. T., K. Sakakibara, "Half-voltage dc output type three-phase double diode rectifiers with 12/24-step input voltage," in *Proc. IEEE Nordic Workshop Power Ind. Electon.*, 2000.
- [17] D. A. Paice, *Power Electronic Converter Harmonics*. J. B.Anderson Ed. Piscataway, NJ: IEEE Press, 1995.
- [18] Y. Nishida and M. Nakaoka, "A new harmonic reducing diode rectifier of capacitor input type for high-voltage and high-power applications," in *Proc. 29th Power Electron. Spec. Conf. (PESC)*, 1998, vol. 1, pp. 552– 558.
- [19] Y. Nishida, S. Iida, S. Masukawa, and S. Miyairi, "A method for reducing harmonics in input line currents of double connected diode rectifier," in *Proc. EPE Conf.*, Firenze, Italy, 1991.
- [20] Y. Nishida and M. Nakaoka, "A new harmonic reducing three-phase diode rectifier for high voltage and high power applications," in *Proc. Conf. Record 32nd IEEE IAS Annu. Meeting*, 1997, vol. 2, pp. 1624–1632.
- [21] H. Ertl and J. W. Kolar, "A constant output current three-phase diode bridge rectifier employing a novel 'electronic smoothing inductor'," *IEEE Trans. Ind. Electron.*, vol. 52, no. 2, pp. 454–461, Apr. 2005.
- [22] K. Mino, "Novel hybrid unidirectional three-phase ac-dc converter systems," Ph.D. dissertation, Power Electron. Syst. Lab., ETH Zurich, Zurich, Switzerland, 2008.
- [23] A. R. Prasad, P. D. Ziogas, and S. Manias, "An active power factor correction technique for three-phase diode rectifiers," *IEEE Trans. Power Electron.*, vol. 6, no. 1, pp. 83–92, Jan. 1991.
- [24] J. W. Kolar, H. Ertl, and F. C. Zach, "Space vector-based analytical analysis of the input current distortion of a three-phase discontinuous-mode boost rectifier system," *IEEE Trans. Power Electron.*, vol. 10, no. 6, pp. 733– 745, Nov. 1995.
- [25] Y. Jang and M. M. Jovanovic, "A comparative study of single-switch threephase high-power-factor rectifiers," *IEEE Trans. Ind. Appl.*, vol. 34, no. 6, pp. 1327–1334, Nov./Dec. 1998.
- [26] K. Mino, Y. Nishida, and J. W. Kolar, "Novel hybrid 12-pulse line interface transformer boost-type rectifier with controlled output voltage and sinusoidal utility currents," *IEEE Trans. Ind. Appl.*, vol. 127, no. 4, pp. 382–390, 2007.
- [27] I. Barbi and F. A. B. Batista, "Space vector modulation for two-level unidirectional PWM rectifiers," IEEE Trans. Power Electron., vol. 25, no. 1, pp. 178–187, 2009.
- [28] C. Niermann Netzfreundliche Gleichrichterschaltungen mit netzseitiger Saugdrossel zur Speisung von Gleichspannungszwischenkreisen (In German), (Transl: Rectifier circuits with low mains pollution and with interphase transformer. VDI Forschrittsberichte, Germany, 1990, vol. 21).
- [29] G. Gong, M. L. Heldwein, U. Drofenik, J. Miniboeck, K. Mino, and J. W. Kolar, "Comparative evaluation of three-phase high power factor AC-DC converter concepts for application in future more aircraft," *IEEE Trans. Ind. Electron.*, vol. 52, no. 3, pp. 727–737, Jun. 2005.
- [30] J. Biela, D. Hassler, J. Schoenberger, and J. W. Kolar, "Closed loop current control of a hybrid 12-pulse rectifier," presented at the 39th IEEE Power Electron. Spec. Conf. (PESC), Island of Rhodes, Greece, June 2008.



Juergen Biela (S'04–M'06) received the Diploma (Hons.) degree from Friedrich-Alexander University, Erlangen, Germany, in 2000, and the Ph.D. degree from Eidgenössische Technische Hochschule Zurich (ETH Zurich), Zurich, Switzerland, in 2005, all in electrical engineering. During the course of M.Sc. studies at the Strathclyde University, Scotland (term project), his research was focused particularly on resonant dc-link inverters and the active control of seriesconnected integrated gate-commutated thyristors at the Technical University of Munich (diploma thesis).

From 2000 to 2001, he was in the Research Department, A&D Siemens, Germany, where his research was focused on inverters with very high switching frequencies, SiC components, and electromagnetic compatibility. In July 2002, he joined the Power Electronic Systems Laboratory (PES), ETH Zurich, where his research was focused on optimized electromagnetically integrated resonant converter. From 2006 to 2007, he was a Postdoctoral Fellow at PES and was a Guest Researcher with the Tokyo Institute of Technology, Tokyo, Japan. Since 2007, he has been a Senior Research Associate at PES. His current research interest include multidomain modeling, design and optimization of power electronic systems, in particular, systems for future energy distribution and pulsed-power applications, advanced power electronic systems based on novel semiconductor technologies, and integrated passive components for ultracompact and ultraefficient converter systems.





**Dominik Hassler** received the M.Sc. degree in electrical engineering in May 2007, from the Swiss Federal Institute of Technology (ETH Zurich), Zurich, Switzerland . During his studies, he was focused on research in power electronics, high voltage technology, and embedded systems..

Since 2007, he has been a Research Associate at the Power Electronic Systems Laboratory, ETH Zurich, where he has been involved in research on hardware development and software engineering.

John Schönberger (M'06) studied at the University of Canterbury, Canterbury, New Zealand from 1999 till 2005, and received the B.E. degree (with firstclass Hons.) in electrical and electronic engineering and the Ph.D. degree in power electronics and renewable energy systems. His research was focused on developing a plug-and-play dc microgrid based on modular power electronic building blocks.

In 2006, he joined the Power Electronic Systems Group, Eidgenössische Technische Hochschule Zurich (ETH Zurich), Zurich, Switzerland, as a Post-

doctoral Researcher, where he was involved with the design and construction of matrix converters for aerospace applications and the development of new modulation and control strategies for a hybrid 12-pulse rectifier system. Since 2008, he has been a Research and Applications Engineer at Plexim GmbH, Zurich, where he has been involved in developing novel techniques for calculating semiconductor losses and modeling of photovoltaic and doubly fed induction generator systems. His current research interests include power-electronic-based hybrid renewable energy systems, digital control of power electronics, and computer simulation of electrical systems and converters for photovoltaic systems.



**Johann W. Kolar** (S'89–M'89–SM'02–F'10) received the M.Sc. degree in industrial electronics and the Ph.D. degree (*summa cum laude*) from the University of Technology, Vienna, Austria.

From 1984 to 2001, he was in the University of Technology, Vienna, where he was teaching and was an independent Consultant engaged in research. He has proposed numerous novel converter topologies, e.g., the VIENNA rectifier and the three-phase ac–ac sparse matrix converter concept. He has authored or coauthored more than 300 scientific papers in inter-

national journals and conference proceedings. He hold more than 75 patents. Since 2001, he has been a Professor and the Head of the Power Electronics Systems Laboratory, Eidgenössische Technische Hochschule Zurich, Zurich, Switzerland. His current research interests include ultracompact intelligent acac and dc-dc converter modules employing latest power semiconductor technology (SiC), novel concepts for cooling and active electromagnetic interference filtering, multidisciplinary simulation, bearing-less motors, power microelectromechanical systems, and wireless power transmission.